2015 IEEE International Symposium on Circuits and Systems (ISCAS), Lisbon, Portugal, 24 - 27 May 2015In this paper, a digital-to-time converter (DTC) assisting a time-to-digital converter (TDC) as a fractional phase error detector in an ultra-low power ADPLL is proposed and demonstrated in 40nm CMOS. A phase prediction algorithm via the assistance of the DTC reduces the required TDC range, thus saving substantial power. Additionally, a fully digital calibration algorithm is presented and proved to validate the whole ADPLL system and improve the DTC linearity. At 1 V supply voltage, the measured time resolution of the DTC is 22 ps. The TDC resolution is also indirectly measured with a closed-loop 2.4 GHz ADPLL, where -95.3 dBc/Hz in-band pha...
\u3cp\u3eThis paper introduces an ultra-low power 1.7-2.7-GHz fractional-N sub-sampling digital PLL ...
Internet-of-Things promise the devices the ability to connect, collect and exchange data with little...
This paper presents an all-digital phase-locked loop (ADPLL) architecture in a new light that allows...
2015 IEEE International Symposium on Circuits and Systems (ISCAS), Lisbon, Portugal, 24 - 27 May 201...
ESSCIRC 2015 - 41st IEEE European Solid-State Circuits Conference (ESSCIRC), Graz, Austria, 14-18 Se...
The technology scaling favors the Digital PLLs, which is reconfigurable. In the traditional fraction...
This paper presents a novel fractional-N digital PLL structure with a digitally controlled phase int...
A simple time-to-digital converter (TDC), capable of detecting not only phase difference but also fr...
This PhD work focuses on Time‐to‐Digital Converters (TDC) for frequency synthesis insoft...
All digital phase-locked loops (ADPLLs) play an important role in contemporary applications such as ...
We propose and demonstrate an 11-bit time-to-digital converter (TDC) for all-digital phase-locked lo...
A fractional-N digital phase-locked loop (PLL) architecture with low fractional spur is presented in...
This paper proposes a low-power all-digital phase-locked loop (ADPLL) with calibration-free ring osc...
We propose a time-predictive architecture of an all-digital PLL (ADPLL) for cellular radios, which i...
This paper presents an all-digital phase-locked loop (ADPLL) architecture in a new light that allows...
\u3cp\u3eThis paper introduces an ultra-low power 1.7-2.7-GHz fractional-N sub-sampling digital PLL ...
Internet-of-Things promise the devices the ability to connect, collect and exchange data with little...
This paper presents an all-digital phase-locked loop (ADPLL) architecture in a new light that allows...
2015 IEEE International Symposium on Circuits and Systems (ISCAS), Lisbon, Portugal, 24 - 27 May 201...
ESSCIRC 2015 - 41st IEEE European Solid-State Circuits Conference (ESSCIRC), Graz, Austria, 14-18 Se...
The technology scaling favors the Digital PLLs, which is reconfigurable. In the traditional fraction...
This paper presents a novel fractional-N digital PLL structure with a digitally controlled phase int...
A simple time-to-digital converter (TDC), capable of detecting not only phase difference but also fr...
This PhD work focuses on Time‐to‐Digital Converters (TDC) for frequency synthesis insoft...
All digital phase-locked loops (ADPLLs) play an important role in contemporary applications such as ...
We propose and demonstrate an 11-bit time-to-digital converter (TDC) for all-digital phase-locked lo...
A fractional-N digital phase-locked loop (PLL) architecture with low fractional spur is presented in...
This paper proposes a low-power all-digital phase-locked loop (ADPLL) with calibration-free ring osc...
We propose a time-predictive architecture of an all-digital PLL (ADPLL) for cellular radios, which i...
This paper presents an all-digital phase-locked loop (ADPLL) architecture in a new light that allows...
\u3cp\u3eThis paper introduces an ultra-low power 1.7-2.7-GHz fractional-N sub-sampling digital PLL ...
Internet-of-Things promise the devices the ability to connect, collect and exchange data with little...
This paper presents an all-digital phase-locked loop (ADPLL) architecture in a new light that allows...