The substantial increase in mobile data-rates, enabled by the 5G standard, calls for significantly lower integrated jitter of the local oscillator with respect to previous generations, with requirements below 90fs rms for millimeter-wave frequency bands [1]. To satisfy such stringent requirements, while at the same time guaranteeing fast lock, analog PLLs have been preferred over digital implementations in recent literature [1], [2]. Digital bang-bang PLLs, on the other hand, consume less power and occupy smaller footprint due to the absence of analog loop filters. Digital bang-bang PLLs, however, generally suffer from poor locking performance, which is due to the bang-bang phase detector (BBPD) overloading in presence of large frequency er...