First, a new high-performance robust latch (referred to as HiPeR latch) is presented that is insensitive to transient faults affecting its internal and output nodes by design, independently of the size of its transistors. Then, a modified version of the HiPeR latch (referred as HiPeR-CG) is proposed that is suitable to be used together with clock gating. Both proposed latches are faster than the latches most recently presented in the literature, while providing better or comparable robustness to transient faults, at comparable or lower costs in terms of area and power, respectively. Therefore, thanks to the good trade-offs in terms of performance, robustness, and cost, our proposed latches are particularly suitable to be adopted on critical...
A GaAs latch design suitable for dynamic logic families is presented. This novel concept is compared...
The charge sharing effect is becoming increasingly severe due to the continuous reduction of semicon...
To avoid soft errors in integrated circuits, this paper presents two high-performance latch designs,...
First, a new high-performance robust latch (referred to as HiPeR latch) is presented that is insensi...
First, a new high-performance robust latch (referred to as HiPeR latch) is presented that is insensi...
In this paper we propose a new robust latch, referred to as HiPeR latch. It is insensitive to TFs af...
In this paper we propose a new robust latch, referred to as HiPeR latch. It is insensitive to TFs af...
In this paper, we analyze the conditions making transient faults (TFs) affecting the nodes of conven...
In this paper, we analyze the conditions making transient faults (TFs) affecting the nodes of conven...
Due to semiconductor technology scaling, integrated circuits have become more sensitive to soft erro...
This paper presents a set of eight novel configurations for the design of single event soft error (S...
International audienceWith the reduction of technology nodes now reaching 2nm, circuits become incre...
A high-performance and low power consumption triple-node upset self-recoverable latch (HTNURL) is pr...
Analyses recently presented in the literature have shown that the Bias Temperature Instabi...
We explore using pulsed latches for timing optimization -- a first in the academic FPGA community. P...
A GaAs latch design suitable for dynamic logic families is presented. This novel concept is compared...
The charge sharing effect is becoming increasingly severe due to the continuous reduction of semicon...
To avoid soft errors in integrated circuits, this paper presents two high-performance latch designs,...
First, a new high-performance robust latch (referred to as HiPeR latch) is presented that is insensi...
First, a new high-performance robust latch (referred to as HiPeR latch) is presented that is insensi...
In this paper we propose a new robust latch, referred to as HiPeR latch. It is insensitive to TFs af...
In this paper we propose a new robust latch, referred to as HiPeR latch. It is insensitive to TFs af...
In this paper, we analyze the conditions making transient faults (TFs) affecting the nodes of conven...
In this paper, we analyze the conditions making transient faults (TFs) affecting the nodes of conven...
Due to semiconductor technology scaling, integrated circuits have become more sensitive to soft erro...
This paper presents a set of eight novel configurations for the design of single event soft error (S...
International audienceWith the reduction of technology nodes now reaching 2nm, circuits become incre...
A high-performance and low power consumption triple-node upset self-recoverable latch (HTNURL) is pr...
Analyses recently presented in the literature have shown that the Bias Temperature Instabi...
We explore using pulsed latches for timing optimization -- a first in the academic FPGA community. P...
A GaAs latch design suitable for dynamic logic families is presented. This novel concept is compared...
The charge sharing effect is becoming increasingly severe due to the continuous reduction of semicon...
To avoid soft errors in integrated circuits, this paper presents two high-performance latch designs,...