[[abstract]]This work presents a clock generator with cascaded dynamic frequency counting (DFC) loops for wide multiplication range applications. The DFC loop, which uses variable time period to estimate and tune the frequency of the digitally controlled oscillator (DCO), enhances the resolution of frequency detection. The conventional phase-frequency detector (PFD) and programmable divider are replaced with a digital arithmetic comparator and a DCO timing counter. The value in the DCO timing counter is separated into quotient and remainder vectors. A threshold region is set in the remainder vector to reduce the influence of jitter variation in frequency detection. The loop stability can be retained by cascading two DFC loops when the multi...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
ABSTRACT This paper presents a circuit of a high-precision, wide ranged, analog clock generator wit...
[[abstract]]A proposed pseudo fractional-N clock generator with 50% duty cycle output is presented b...
Abstract—This work presents a clock generator with cascaded dynamic frequency counting (DFC) loops f...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
Generation of a low-jitter, high-frequency clock from a low-frequency reference clock using classica...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...
A low-power and high-speed frequency multiplier for a DPLL-based clock generator is proposed to prod...
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is pro...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
An all-digital phase locked loop (ADPLL) with cascaded dynamic phase average (DPA) loop for wide mul...
[[abstract]]This paper presents a wide-range CMOS reference clock generator with a dynamic duty cycl...
In this work concepts and circuits for local clock generation in low-power heterogeneous multiproces...
Low power methods employing dynamically controlled clock rates offer potentially powerful energy sav...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
ABSTRACT This paper presents a circuit of a high-precision, wide ranged, analog clock generator wit...
[[abstract]]A proposed pseudo fractional-N clock generator with 50% duty cycle output is presented b...
Abstract—This work presents a clock generator with cascaded dynamic frequency counting (DFC) loops f...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
Generation of a low-jitter, high-frequency clock from a low-frequency reference clock using classica...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...
A low-power and high-speed frequency multiplier for a DPLL-based clock generator is proposed to prod...
A low-power and high-speed frequency multiplier for a delay-locked loop-based clock generator is pro...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
An all-digital phase locked loop (ADPLL) with cascaded dynamic phase average (DPA) loop for wide mul...
[[abstract]]This paper presents a wide-range CMOS reference clock generator with a dynamic duty cycl...
In this work concepts and circuits for local clock generation in low-power heterogeneous multiproces...
Low power methods employing dynamically controlled clock rates offer potentially powerful energy sav...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
ABSTRACT This paper presents a circuit of a high-precision, wide ranged, analog clock generator wit...
[[abstract]]A proposed pseudo fractional-N clock generator with 50% duty cycle output is presented b...