A low-power high-speed frequency synthesizer in 65nm CMOS is presented. The design features a novel architecture combining an LC quadrature VCO, two sample-and-holds, a phase interpolator, digital coarse-tuning and a novel quadrature frequency detection technique for fine-tuning. The system works based on injecting the rising edges of reference clock. The architecture has first-order dynamics, eliminating jitter accumulation. Functionality of the frequency synthesizer was validated between 8-9.5GHz, LC VCO's range of operation. The output clock at 8GHz has an integrated rms jitter of 0.5ps and peak-to-peak periodic jitter of 2.9ps. The reference spurs are -64.3dB below the carrier frequency. The system consumes 2.49mW from a 1V supply at 8G...
Abstract – A low-power fully-integrated type-2 4th-order 1.7GHz CMOS frequency synthesizer for DCS-1...
This paper proposes a novel, fast lock-in, phase-locked loop (PLL) frequency synthesizer. The synthe...
92 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2003.To demonstrate the concept, a ...
A low-power high-speed frequency synthesizer in 65nm CMOS is presented. The design features a novel ...
This paper presents a low-power first-order frequency synthesizer architecture suitable for high-spe...
A 1.8-V wide-band CMOS frequency synthesizer for cable tuner applications is designed and measured u...
A 4GHz ADPLL-based integer-N frequency synthesizer is reported in this paper. It employs a low-compl...
A fully integrated 79-to-87GHz cascading frequency synthesizer, which combines a W-band push-push ??...
Abstract—In this paper, a 42GHz frequency synthesizer fabricated with 0.13µm SiGe BiCMOS technology ...
Abstract—A CMOS frequency synthesizer for 5~6 GHz UNII-band sub-harmonic direct-conversion receiver ...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
A low-power fully-integrated type-2 4th-order 1.7 GHz CMOS frequency synthesizer for DCS-1800 applic...
Abstract-This paper presents an X/Ku-band fine-tuning frequency synthesizer using a quadrature DDS i...
Although multiplying delay-locked loops allow clock frequency multiplication with very low phase noi...
Employing a switched-transformer-based triple-band Q-VCO and a magnetically-tuned multi-mode triple-...
Abstract – A low-power fully-integrated type-2 4th-order 1.7GHz CMOS frequency synthesizer for DCS-1...
This paper proposes a novel, fast lock-in, phase-locked loop (PLL) frequency synthesizer. The synthe...
92 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2003.To demonstrate the concept, a ...
A low-power high-speed frequency synthesizer in 65nm CMOS is presented. The design features a novel ...
This paper presents a low-power first-order frequency synthesizer architecture suitable for high-spe...
A 1.8-V wide-band CMOS frequency synthesizer for cable tuner applications is designed and measured u...
A 4GHz ADPLL-based integer-N frequency synthesizer is reported in this paper. It employs a low-compl...
A fully integrated 79-to-87GHz cascading frequency synthesizer, which combines a W-band push-push ??...
Abstract—In this paper, a 42GHz frequency synthesizer fabricated with 0.13µm SiGe BiCMOS technology ...
Abstract—A CMOS frequency synthesizer for 5~6 GHz UNII-band sub-harmonic direct-conversion receiver ...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
A low-power fully-integrated type-2 4th-order 1.7 GHz CMOS frequency synthesizer for DCS-1800 applic...
Abstract-This paper presents an X/Ku-band fine-tuning frequency synthesizer using a quadrature DDS i...
Although multiplying delay-locked loops allow clock frequency multiplication with very low phase noi...
Employing a switched-transformer-based triple-band Q-VCO and a magnetically-tuned multi-mode triple-...
Abstract – A low-power fully-integrated type-2 4th-order 1.7GHz CMOS frequency synthesizer for DCS-1...
This paper proposes a novel, fast lock-in, phase-locked loop (PLL) frequency synthesizer. The synthe...
92 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 2003.To demonstrate the concept, a ...