Modern microprocessors require high-bandwidth, low-power interfaces to memory in order to fully realize the benefits of IC scaling. There is significant pressure to increase both I/O signal counts and frequencies in order to maximize system performance. The main obstacles to increasing the number of I/O signals are package cost and power dissipation, while timing and noise limit the data transfer rates. This work examines these problems in light of projections for I/O signal counts and frequencies. The objective of the work is to reduce the cost of chip-to-chip high-bandwidth signaling while addressing these future constraints. The types of noise present in a high-frequency I/O interface are discussed, followed by an in-depth discussion ...
This research mainly focuses on the design of a novel memory I/O interface with high bandwidth and h...
Advances in CMOS process technology have enabled high performance micropro-cessors that run multiple...
Strategies for power supply distribution in high speed I/O interfaces including the design of low dr...
Energy efficiency has become a key performance metric for wireline high speed I/O interfaces. Conseq...
This is an author's peer-reviewed final manuscript, as accepted by the publisher. The published arti...
Inter- and intra-chip connections have become the new challenge to enable the scaling of computing s...
University of Minnesota Ph.D. dissertation. June 2010. Major: Electrical engineering. Advisor: Profe...
The effects that I/O circuits have on the overall system performance are becoming more and more pron...
[[abstract]]A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for...
A low-power forwarded-clock I/O transceiver architecture is presented that employs a high degree of ...
[[abstract]]A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for...
High-speed I/O circuits, once used only for PHYs, are now widely used for intra-system signaling as ...
current-mode logic (CML) I/O interface for high-speed interconnect is presented in this paper. This ...
Graduation date: 2012High speed serial links are critical components for addressing the growing dema...
This thesis discusses low-power wireline receivers with particular focus on clocking circuitry and ...
This research mainly focuses on the design of a novel memory I/O interface with high bandwidth and h...
Advances in CMOS process technology have enabled high performance micropro-cessors that run multiple...
Strategies for power supply distribution in high speed I/O interfaces including the design of low dr...
Energy efficiency has become a key performance metric for wireline high speed I/O interfaces. Conseq...
This is an author's peer-reviewed final manuscript, as accepted by the publisher. The published arti...
Inter- and intra-chip connections have become the new challenge to enable the scaling of computing s...
University of Minnesota Ph.D. dissertation. June 2010. Major: Electrical engineering. Advisor: Profe...
The effects that I/O circuits have on the overall system performance are becoming more and more pron...
[[abstract]]A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for...
A low-power forwarded-clock I/O transceiver architecture is presented that employs a high degree of ...
[[abstract]]A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for...
High-speed I/O circuits, once used only for PHYs, are now widely used for intra-system signaling as ...
current-mode logic (CML) I/O interface for high-speed interconnect is presented in this paper. This ...
Graduation date: 2012High speed serial links are critical components for addressing the growing dema...
This thesis discusses low-power wireline receivers with particular focus on clocking circuitry and ...
This research mainly focuses on the design of a novel memory I/O interface with high bandwidth and h...
Advances in CMOS process technology have enabled high performance micropro-cessors that run multiple...
Strategies for power supply distribution in high speed I/O interfaces including the design of low dr...