To overcome reduced breakdown voltage and self-heating effects inherent in silicon-on-insulator (SOI) power integrated circuits while still maintaining good isolation between low power CMOS circuits and the high power cells, partial SOI (PSOI) technology has been proposed. PSOI devices make use of both buried oxide and substrate depletion to support the breakdown voltage. 2D analyses and modeling of parasitic capacitances in PSOI structures show that PSOI-lightly doped MOSFETs can increase the switching speed by as much as four times compared to conventional SOI structures, making them very attractive for high switching applications
This paper presents a comparison between the superjunction LIGBT and the LDMOSFET in partial silicon...
[[abstract]]The high junction leakages, circuit latched issues, and high parasite capacitances happe...
Abstract. This paper demonstrates that fully-depleted (FD) silicon-on-insulator (SOI) technology off...
A new 600V Partial Silicon-on-Insulator (PSOI) lateral double-diffused metal-oxide-semiconductor (LD...
An innovative design concept for the silicon-oninsulator (SOI) lateral power devices that can be app...
Partial SOI (PSOI) is a widely recognized technology suitable for High Voltage (HV) architectures fo...
A power LDMOS on partial silicon on insulator (PSOI) with a variable low-κ dielectric (VLKD) buried ...
Partial SOI (PSOI) is revisited as a suitable High Voltage (HV) architecture for Power Integrated Ci...
A high-voltage lateral double-diffused MOSFET with N-island (NIS) and step-doped drift (SDD) region ...
this this paper presents an performance evaluate of partially depleted soi (pdsoi) mosfet and fully ...
In this paper two kinds of novel localized-SOI structure devices, named as Quasi-SOI MOSFET and sour...
The behaviour of a deep depletion (DD) silicon on insulator (SOI) lateral MOS (LDMOS) is analysed. D...
Low-power will be the primary focus of the semiconductor industry in the next decade. The threshold ...
In this paper two kinds of novel localized-SOI structure devices, named as Quasi-SOI MOSFET and sour...
A 600V-class lateral double-diffused metal-oxide-semiconductor(LDMOS) field-effect transistor with s...
This paper presents a comparison between the superjunction LIGBT and the LDMOSFET in partial silicon...
[[abstract]]The high junction leakages, circuit latched issues, and high parasite capacitances happe...
Abstract. This paper demonstrates that fully-depleted (FD) silicon-on-insulator (SOI) technology off...
A new 600V Partial Silicon-on-Insulator (PSOI) lateral double-diffused metal-oxide-semiconductor (LD...
An innovative design concept for the silicon-oninsulator (SOI) lateral power devices that can be app...
Partial SOI (PSOI) is a widely recognized technology suitable for High Voltage (HV) architectures fo...
A power LDMOS on partial silicon on insulator (PSOI) with a variable low-κ dielectric (VLKD) buried ...
Partial SOI (PSOI) is revisited as a suitable High Voltage (HV) architecture for Power Integrated Ci...
A high-voltage lateral double-diffused MOSFET with N-island (NIS) and step-doped drift (SDD) region ...
this this paper presents an performance evaluate of partially depleted soi (pdsoi) mosfet and fully ...
In this paper two kinds of novel localized-SOI structure devices, named as Quasi-SOI MOSFET and sour...
The behaviour of a deep depletion (DD) silicon on insulator (SOI) lateral MOS (LDMOS) is analysed. D...
Low-power will be the primary focus of the semiconductor industry in the next decade. The threshold ...
In this paper two kinds of novel localized-SOI structure devices, named as Quasi-SOI MOSFET and sour...
A 600V-class lateral double-diffused metal-oxide-semiconductor(LDMOS) field-effect transistor with s...
This paper presents a comparison between the superjunction LIGBT and the LDMOSFET in partial silicon...
[[abstract]]The high junction leakages, circuit latched issues, and high parasite capacitances happe...
Abstract. This paper demonstrates that fully-depleted (FD) silicon-on-insulator (SOI) technology off...