This paper presents a clock generator circuit for a high speed analog-to-digital converter (ADC). A time interleaved ADC requires an accurate clocking for the converter fingers. The target ADC has 12 interleaved fingers each running at speed of 166 MS/s which corresponds to equivalent sampling frequency of 2 GS/s. A delay-locked loop (DLL) based clock generator has been proposed to provide multiple clock signals for the converter. The DLL clock generator has been implemented with a 0.35 /spl mu/m SiGe BiCMOS process (only MOS-transistor were used in DLL) by Austria Micro Systems and it occupies 0.6 mm/sup 2/ silicon area. The measured jitter of the DLL is around 1 ps and the delay between phases can be adjusted at 1 ps accuracy
Abstract—An all-digital phase-locked loop (ADPLL) for high-speed clock generation is presented in th...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...
This paper presents a clock generator circuit for a high speed analog-to-digital converter (ADC). A ...
This paper presents a clock generator circuit for a high speed analog-to-digital converter (ADC). A ...
This paper presents a clock generator circuit for a high speed analog-to-digital converter (ADC). A ...
In high-speed data transmission applications such as double data rate memory and double sampling ADC...
In this paper we present design, analysis and implementation of Delay Locked Loop (DLL) based clock ...
Abstract—A new DLL-based approach for all-digital multi-phase clock generation is presented. By usin...
In high-speed data transmission applications such as double data rate memory and double sampling ADC...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
In high-speed data transmission applications such as double data rate memory and double sampling ADC...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
[[abstract]]An open-loop DLL-based multi-phase clock generator for low jitter applications is design...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
Abstract—An all-digital phase-locked loop (ADPLL) for high-speed clock generation is presented in th...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...
This paper presents a clock generator circuit for a high speed analog-to-digital converter (ADC). A ...
This paper presents a clock generator circuit for a high speed analog-to-digital converter (ADC). A ...
This paper presents a clock generator circuit for a high speed analog-to-digital converter (ADC). A ...
In high-speed data transmission applications such as double data rate memory and double sampling ADC...
In this paper we present design, analysis and implementation of Delay Locked Loop (DLL) based clock ...
Abstract—A new DLL-based approach for all-digital multi-phase clock generation is presented. By usin...
In high-speed data transmission applications such as double data rate memory and double sampling ADC...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
In high-speed data transmission applications such as double data rate memory and double sampling ADC...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
[[abstract]]An open-loop DLL-based multi-phase clock generator for low jitter applications is design...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
Abstract—An all-digital phase-locked loop (ADPLL) for high-speed clock generation is presented in th...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
A delay-locked loop based clock generator with the multiplication ratios from 13 to 20 using a progr...