In this paper, we investigate the single and repetitive avalanche performance and characteristics of different SiC device technologies including SiC cascode JFETs and SiC Trench MOSFETs. SiC Cascode JFETs exhibit a different failure mode from SiC MOSFETs due to the interaction between the low-voltage (LV) silicon MOSFET and the high-voltage (HV) SiC JFET through the resistance connecting the MOSFET source to the JFET gate. MOSFETs fail in avalanche typically due to parasitic BJT latch-up and/or thermal hot-spotting leading to a source-to-drain short. However, cascode JFETs can fail with the low voltage MOSFET still functional and a low resistance measured between the cascode terminals. The failure point of SiC Cascode JFETs in avalanche is ...
This paper investigates the failure mechanism of SiC power MOSFETs during avalanche breakdown under ...
In this paper, the ruggedness performance of GaN HEMT and SiC JFET devices in cascode configuration ...
Through comprehensive experimental measurements and TCAD simulation, it is shown that the avalanche ...
In this paper the ruggedness of stand-alone and cascode SiC JFETs is evaluated under single and repe...
Using experimental measurements and finite element simulations, this paper investigates the failure ...
This paper investigates the physics of device failure during avalanche for 1.2 kV SiC MOSFETs, silic...
This paper presents an extensive electro-thermal characterisation of latest generation silicon carbi...
In this paper, a comprehensive comparative analysis is performed on the short circuit (SC) withstand...
This paper presents an extensive electro-thermal characterisation of latest generation silicon carbi...
This paper presents an extensive electro-thermal characterisation of latest generation silicon carbi...
Nowadays, MOSFET SiC semiconductors short circuit capability is a key issue. SiC/Si Cascodes are com...
This paper investigates the physics of device failure during avalanche mode conduction for SiC MOSFE...
This paper investigates the effect of negative gate bias voltage (VGS) on the avalanche breakdown ro...
This paper investigates the potential performance of high speed SiC cascode JFETs in EV traction inv...
International audienceIn high voltage direct current (HVDC) converters, a series connection of semic...
This paper investigates the failure mechanism of SiC power MOSFETs during avalanche breakdown under ...
In this paper, the ruggedness performance of GaN HEMT and SiC JFET devices in cascode configuration ...
Through comprehensive experimental measurements and TCAD simulation, it is shown that the avalanche ...
In this paper the ruggedness of stand-alone and cascode SiC JFETs is evaluated under single and repe...
Using experimental measurements and finite element simulations, this paper investigates the failure ...
This paper investigates the physics of device failure during avalanche for 1.2 kV SiC MOSFETs, silic...
This paper presents an extensive electro-thermal characterisation of latest generation silicon carbi...
In this paper, a comprehensive comparative analysis is performed on the short circuit (SC) withstand...
This paper presents an extensive electro-thermal characterisation of latest generation silicon carbi...
This paper presents an extensive electro-thermal characterisation of latest generation silicon carbi...
Nowadays, MOSFET SiC semiconductors short circuit capability is a key issue. SiC/Si Cascodes are com...
This paper investigates the physics of device failure during avalanche mode conduction for SiC MOSFE...
This paper investigates the effect of negative gate bias voltage (VGS) on the avalanche breakdown ro...
This paper investigates the potential performance of high speed SiC cascode JFETs in EV traction inv...
International audienceIn high voltage direct current (HVDC) converters, a series connection of semic...
This paper investigates the failure mechanism of SiC power MOSFETs during avalanche breakdown under ...
In this paper, the ruggedness performance of GaN HEMT and SiC JFET devices in cascode configuration ...
Through comprehensive experimental measurements and TCAD simulation, it is shown that the avalanche ...