The relative timing (RT) based asynchronous design methodology has been successfully used to create application specific integrated circuit (ASIC) designs that are a process generation ahead of their synchronous counterparts in terms of power, performance and energy. However, while the implementation of RT asynchronous circuits has been dealt with successfully in the ASIC domain, there has been limited exploration of utilizing the design methodology on field programmable gate arrays (FPGAs). This dissertation seeks to address the challenges in implementing RT asynchronous circuits on FPGAs. Relative Timing uses path-based timing constraints to guarantee that a circuit conforms to its behavioral specification. A methodology for the design of...
This paper presents a new approach to timing optimization for FPGA designs, namely incremental physi...
Deep submicron technologies are beginning to scale poorly with respect to both power and performance...
ISBN 2-9517-4611-3This paper describes a general methodology to prototype asynchronous systems onto ...
dissertationThe relative timing (RT) based asynchronous design methodology has been successfully use...
pre-printThis paper presents an asynchronous FPGA architecture that is capable of implementing relat...
This paper describes a method of synthesis of asynchronous circuits with relative timing. Asynchrono...
Journal ArticleAbstract-Relative timing (RT) is introduced as a method for asynchronous design. Tim...
Relative Timing is introduced as an informal method for aggressive asynchronous design. It is demons...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Real-time systems in safety-critical and mission-critical domains have stringent or hard timing cons...
The Field Programmable Gate Array (FPGA) structure poses several constraints that make the implement...
We present an architecture for a quasi delay-insensitive asynchronous field-programmable gate array....
In this thesis, we address timing-constrained placement and routing in symmetrical field-programmabl...
Aggressive timed circuits, including synchronous and asynchronous self-resetting circuits, are parti...
A design methodology to mitigate timing problems due to long wire delays is proposed. The timing pro...
This paper presents a new approach to timing optimization for FPGA designs, namely incremental physi...
Deep submicron technologies are beginning to scale poorly with respect to both power and performance...
ISBN 2-9517-4611-3This paper describes a general methodology to prototype asynchronous systems onto ...
dissertationThe relative timing (RT) based asynchronous design methodology has been successfully use...
pre-printThis paper presents an asynchronous FPGA architecture that is capable of implementing relat...
This paper describes a method of synthesis of asynchronous circuits with relative timing. Asynchrono...
Journal ArticleAbstract-Relative timing (RT) is introduced as a method for asynchronous design. Tim...
Relative Timing is introduced as an informal method for aggressive asynchronous design. It is demons...
This paper describes a novel methodology for high performance asynchronous design based on timed cir...
Real-time systems in safety-critical and mission-critical domains have stringent or hard timing cons...
The Field Programmable Gate Array (FPGA) structure poses several constraints that make the implement...
We present an architecture for a quasi delay-insensitive asynchronous field-programmable gate array....
In this thesis, we address timing-constrained placement and routing in symmetrical field-programmabl...
Aggressive timed circuits, including synchronous and asynchronous self-resetting circuits, are parti...
A design methodology to mitigate timing problems due to long wire delays is proposed. The timing pro...
This paper presents a new approach to timing optimization for FPGA designs, namely incremental physi...
Deep submicron technologies are beginning to scale poorly with respect to both power and performance...
ISBN 2-9517-4611-3This paper describes a general methodology to prototype asynchronous systems onto ...