Reducing the power consumption in static random access memory can significantly improve the system power efficiency, reliability, and performance. In this paper, we propose a data aware static random access memory cell to reduce the power consumption during read and write operation. The proposed cell contains nine transistors with separate read/write ports. The write operation in the proposed cell is controlled by an additional write signal instead of word line. Because of isolation of the storage nodes with bit lines, read signal-to-noise margin is equal to ideal hold signal-to-noise margin of the conventional cell. The proposed cell saves approximately more than 43% active power compared with the 6T cell and other published cells. The pro...
Abstract. A highly stable 8T SRAM cell is presented to improve the Static Noise Margin (SNM). The pr...
Abstract—Data stability of SRAM cells has become an important issue with the scaling of CMOS technol...
As the development of complex metal oxide semiconductor (CMOS) technology, fast low-power static ran...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
Stability of a Static Random Access Memory (SRAM) cell is an important factor when considering an SR...
Abstract-Low power design has become the major challenge of present chip designs as leakage power ha...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
Data stability of SRAM cells has become an important issue with the scaling of CMOS technology. Memo...
As CMOS process technology advances into deep sub-micron era, static leakage power becomes an import...
Low power SRAM cell is a critical component in modern VLSI systems. The major portion of the power d...
As SRAMs continue to grow and comprise larger percentages of the area and power consumption in advan...
In this project, two new power efficient data-aware cells have been proposed. In the proposed cells,...
Low power design has become the major challenge of present chip designs as leakage power has been ri...
A data-dependent write-assist dynamic (DDWAD) SRAM cell is proposed to reduce the power consumption ...
In this paper, a new five-transistor (5T) single-port Static Random Access Memory (SRAM) cell with v...
Abstract. A highly stable 8T SRAM cell is presented to improve the Static Noise Margin (SNM). The pr...
Abstract—Data stability of SRAM cells has become an important issue with the scaling of CMOS technol...
As the development of complex metal oxide semiconductor (CMOS) technology, fast low-power static ran...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
Stability of a Static Random Access Memory (SRAM) cell is an important factor when considering an SR...
Abstract-Low power design has become the major challenge of present chip designs as leakage power ha...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
Data stability of SRAM cells has become an important issue with the scaling of CMOS technology. Memo...
As CMOS process technology advances into deep sub-micron era, static leakage power becomes an import...
Low power SRAM cell is a critical component in modern VLSI systems. The major portion of the power d...
As SRAMs continue to grow and comprise larger percentages of the area and power consumption in advan...
In this project, two new power efficient data-aware cells have been proposed. In the proposed cells,...
Low power design has become the major challenge of present chip designs as leakage power has been ri...
A data-dependent write-assist dynamic (DDWAD) SRAM cell is proposed to reduce the power consumption ...
In this paper, a new five-transistor (5T) single-port Static Random Access Memory (SRAM) cell with v...
Abstract. A highly stable 8T SRAM cell is presented to improve the Static Noise Margin (SNM). The pr...
Abstract—Data stability of SRAM cells has become an important issue with the scaling of CMOS technol...
As the development of complex metal oxide semiconductor (CMOS) technology, fast low-power static ran...