In the present technology development billions of transistors are fabricated on a single chip, which improves the performance of circuits in terms of high data transmission speed and power consumption. This requirement of data transmission speed is achieved with the help of high-speed transceivers. In this paper, we present a high-speed asynchronous wave-pipelined serializer and deserializer (SerDes) transceiver implemented using current-mode logic (CML). This asynchronous transceiver circuit does not require a clock and therefore it saves large amount of power which is consumed in the phase locked loop (PLL) and frequency synthesizer circuits. Further, the proposed design is built using CML which saves more power. CML circuit operates at r...
DoctorThis thesis presents a fast-lock 2.4GHz fractional-N phase-locked loop (PLL) for ultra-low-pow...
[[abstract]]New CMOS differential logic circuits, called asynchronous latched CMOS differential logi...
textAbstract: A new phase-lock loop architecture is proposed to be used as a low-noise and high-fre...
Abstract—An asynchronous high-speed wave-pipelined bit-se-rial link for on-chip communication is pre...
This paper emphasizes on the design and analysis of Current Mode Logic latches and their application...
Over the years, the thirst for high speeds in data transmission has become unquenchable. Todays de...
[[abstract]]© 2006 Institute of Electrical and Electronics Engineers - In this paper, a 3.2Gb/s CML ...
In modern network processors, a high-speed serial input/output (I/O) component is essential in data ...
As process technology has aggressively scaled, the demand for fast, robust computing has grown treme...
This paper introduces the implementation of multi-GHz power-aware asynchronous pipelined circuits in...
This paper proposes a transistor-level design of a high-speed 10-bit Serializer-Deserializer (SerDes...
We present a wireline transmitter (TX) for re-configurable chip-to-chip links. The proposed design f...
This thesis presents the design and simulation of the schematic of a low-power (5.6pJ/b) dual-mode (...
This paper presents CMOS Current Mode Logic (CML) circuits for a high speed Digital to Analog Conver...
Wave pipelining is a design technique for increasing the throughput of a digital circuit or system w...
DoctorThis thesis presents a fast-lock 2.4GHz fractional-N phase-locked loop (PLL) for ultra-low-pow...
[[abstract]]New CMOS differential logic circuits, called asynchronous latched CMOS differential logi...
textAbstract: A new phase-lock loop architecture is proposed to be used as a low-noise and high-fre...
Abstract—An asynchronous high-speed wave-pipelined bit-se-rial link for on-chip communication is pre...
This paper emphasizes on the design and analysis of Current Mode Logic latches and their application...
Over the years, the thirst for high speeds in data transmission has become unquenchable. Todays de...
[[abstract]]© 2006 Institute of Electrical and Electronics Engineers - In this paper, a 3.2Gb/s CML ...
In modern network processors, a high-speed serial input/output (I/O) component is essential in data ...
As process technology has aggressively scaled, the demand for fast, robust computing has grown treme...
This paper introduces the implementation of multi-GHz power-aware asynchronous pipelined circuits in...
This paper proposes a transistor-level design of a high-speed 10-bit Serializer-Deserializer (SerDes...
We present a wireline transmitter (TX) for re-configurable chip-to-chip links. The proposed design f...
This thesis presents the design and simulation of the schematic of a low-power (5.6pJ/b) dual-mode (...
This paper presents CMOS Current Mode Logic (CML) circuits for a high speed Digital to Analog Conver...
Wave pipelining is a design technique for increasing the throughput of a digital circuit or system w...
DoctorThis thesis presents a fast-lock 2.4GHz fractional-N phase-locked loop (PLL) for ultra-low-pow...
[[abstract]]New CMOS differential logic circuits, called asynchronous latched CMOS differential logi...
textAbstract: A new phase-lock loop architecture is proposed to be used as a low-noise and high-fre...