Transistor performance meets great technical challenges as the critical dimension (CD) shrinking beyond 32/28-nm nodes. A series of innovated process technologies such as high-k/metal gate, strain engineering, and 3D FinFET to overcome these challenges are reviewed in this chapter. The principle, developing route, and main prosperities of these technologies are systematically described with theoretical analysis and experimental results. Especially, the material choice, film stack design, and process flow integration approach with high-k/metal gate for sub-22-nm node is introduced; the film growth technique, process optimization, and flow integration method with advanced strain engineering are investigated; the architecture design, critical ...
Abstract—FinFET technology has been proposed as a promising alternative for deep sub-micron CMOS tec...
In this paper field effect transistors (FETs) with new materials and new structures are discussed. A...
The international technology roadmap of semiconductors (ITRS) is approaching the historical end poin...
An overview of critical integration issues for future generation MOSFETs towards 10 nm gate length i...
According to the international technology roadmap for semiconductors (ITRS), 32 nm technology node w...
The development of next 32 nm generation and below needs innovations on not only device structures, ...
The architecture, size and density of metal oxide field effect transistors (MOSFETs) as unit bricks ...
Silicon based complementary metal-oxide-semiconductor field-effect-transistor (CMOSFET) technology h...
The editors (of North Carolina State U., Qualcomm MEMS Technologies, and Mattson Technology Inc. in ...
[[abstract]]A fully silicided (FUSI) metal gate process is merged with ultimate spacer process (USP)...
The high-k is needed to replace SiO2 as the gate dielectric to reduce the gate leakage current. The ...
The downscaling of complementary metal-oxide-semiconductor (CMOS) device has been tremendously feasi...
textAggressive scaling required to augment device performance has caused conventional electrode mate...
The continuous and aggressive dimensional miniaturization ofthe conventional complementary-metal-oxi...
Abstract — A FinFET, a novel double-gate device structure is capable of scaling well into the nanoel...
Abstract—FinFET technology has been proposed as a promising alternative for deep sub-micron CMOS tec...
In this paper field effect transistors (FETs) with new materials and new structures are discussed. A...
The international technology roadmap of semiconductors (ITRS) is approaching the historical end poin...
An overview of critical integration issues for future generation MOSFETs towards 10 nm gate length i...
According to the international technology roadmap for semiconductors (ITRS), 32 nm technology node w...
The development of next 32 nm generation and below needs innovations on not only device structures, ...
The architecture, size and density of metal oxide field effect transistors (MOSFETs) as unit bricks ...
Silicon based complementary metal-oxide-semiconductor field-effect-transistor (CMOSFET) technology h...
The editors (of North Carolina State U., Qualcomm MEMS Technologies, and Mattson Technology Inc. in ...
[[abstract]]A fully silicided (FUSI) metal gate process is merged with ultimate spacer process (USP)...
The high-k is needed to replace SiO2 as the gate dielectric to reduce the gate leakage current. The ...
The downscaling of complementary metal-oxide-semiconductor (CMOS) device has been tremendously feasi...
textAggressive scaling required to augment device performance has caused conventional electrode mate...
The continuous and aggressive dimensional miniaturization ofthe conventional complementary-metal-oxi...
Abstract — A FinFET, a novel double-gate device structure is capable of scaling well into the nanoel...
Abstract—FinFET technology has been proposed as a promising alternative for deep sub-micron CMOS tec...
In this paper field effect transistors (FETs) with new materials and new structures are discussed. A...
The international technology roadmap of semiconductors (ITRS) is approaching the historical end poin...