Deep submicron technologies continue to develop according to Moore’s law allowing hundreds of processing elements and memory modules to be integrated on a single chip forming multi/many-processor systems-on-chip (MPSoCs). Network on chip (NoC) arose as an interconnection for this large number of processing modules. However, the aggressive scaling of transistors makes NoC more vulnerable to both permanent and transient faults. Permanent faults persistently affect the circuit functionality from the time of their occurrence. The router represents the heart of the NoC. Thus, this research focuses on tolerating permanent faults in the router’s input buffer component, particularly the virtual channel state fields. These fields track packets from ...
Network-on-Chip (NoC) is used as the communication network in many applications that use multiple co...
As technology scales deep into the nanometer regime, on-chip communication becomes more susceptible ...
Rapid scaling of transistor gate sizes has increased the density of on-chip integration and paved th...
Network-on-Chip (NoC) is a key component in chip multiprocessors (CMPs) as it supports communication...
Rapid scaling of transistor gate sizes has increased the density of on-chip integration and paved th...
Rapid scaling of transistor gate sizes has increased the density of on-chip integration and paved th...
As silicon continues to scale, transistor reliability is becoming a major concern. At the same time,...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
As the feature size scales down to deep nanometer regimes, it has enabled the designers to fabricate...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
The growing complexity of Multiprocessor Systems on Chips (MPSoCs) is requiring communication resour...
In this work, we propose a fault-tolerant framework for Network on Chips (NoC) to achieve maximum pe...
In this article, we describe RQNoC, a service-oriented Network-on-Chip (NoC) resilient to permanent ...
Network on chip (NoC) is a design space covered by the manifold combinations of network topology opt...
In this article, we describe RQNoC, a service-oriented Network-on-Chip (NoC) resilient to permanent ...
Network-on-Chip (NoC) is used as the communication network in many applications that use multiple co...
As technology scales deep into the nanometer regime, on-chip communication becomes more susceptible ...
Rapid scaling of transistor gate sizes has increased the density of on-chip integration and paved th...
Network-on-Chip (NoC) is a key component in chip multiprocessors (CMPs) as it supports communication...
Rapid scaling of transistor gate sizes has increased the density of on-chip integration and paved th...
Rapid scaling of transistor gate sizes has increased the density of on-chip integration and paved th...
As silicon continues to scale, transistor reliability is becoming a major concern. At the same time,...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
As the feature size scales down to deep nanometer regimes, it has enabled the designers to fabricate...
The aggressive semiconductor technology scaling provides the means for doubling the amount of transi...
The growing complexity of Multiprocessor Systems on Chips (MPSoCs) is requiring communication resour...
In this work, we propose a fault-tolerant framework for Network on Chips (NoC) to achieve maximum pe...
In this article, we describe RQNoC, a service-oriented Network-on-Chip (NoC) resilient to permanent ...
Network on chip (NoC) is a design space covered by the manifold combinations of network topology opt...
In this article, we describe RQNoC, a service-oriented Network-on-Chip (NoC) resilient to permanent ...
Network-on-Chip (NoC) is used as the communication network in many applications that use multiple co...
As technology scales deep into the nanometer regime, on-chip communication becomes more susceptible ...
Rapid scaling of transistor gate sizes has increased the density of on-chip integration and paved th...