International audienceScan architectures, though widely used in modern designs for testing purpose, are expensive in power consumption. In this paper, we first discuss the issues of excessive peak power consumption during scan testing. We next show that taking care of high current levels during the test cycle is highly relevant so as to avoid noise phenomena such as IR-drop or Ground Bounce. Next, we discuss a set of possible solutions to minimize peak power during all test cycles of a scan testing process. These solutions cover power-aware design solutions, scan chain stitching techniques and pattern modification heuristics
Scan-based testing is crucial to ensuring correct functioning of chips. In this scheme, the scan and...
Abstract—In modern chip designs, test strategies are becoming one of the most important issues due t...
The first part of this thesis addresses the problem of power dissipation during test in the system i...
textThis dissertation addresses the problem of excessive power dissipation during scan testing. Hig...
This paper presents a procedure for modifying a given set of scan vectors so that the peak power dur...
International audienceScan-based architectures, though widely used in modern designs, are expensive ...
This paper proposes a test generation framework to generate stuck-at tests for a scan circuit under ...
This paper shows that not every scan cell contributes equally to the power consumption during scan b...
Scan circuit generally causes excessive switching activity compared to normal circuit operation. The...
This thesis relates to power minimization during scan testing. The Scan technique is considered as t...
Life-cycle and reliability of an electronic device are strictly related to the maximum (or peak) pow...
Scan-based testing is crucial to ensuring correct functioning of chips. In this scheme, the scan and...
Shrinking technologies to deep sub-microns has raised demands for high quality testing. However, exc...
[[abstract]]This paper proposes a novel method to reduce the peak power of multiple scan chain based...
Scan circuit is widely practiced DFT technology. The scan testing procedure consist of state initial...
Scan-based testing is crucial to ensuring correct functioning of chips. In this scheme, the scan and...
Abstract—In modern chip designs, test strategies are becoming one of the most important issues due t...
The first part of this thesis addresses the problem of power dissipation during test in the system i...
textThis dissertation addresses the problem of excessive power dissipation during scan testing. Hig...
This paper presents a procedure for modifying a given set of scan vectors so that the peak power dur...
International audienceScan-based architectures, though widely used in modern designs, are expensive ...
This paper proposes a test generation framework to generate stuck-at tests for a scan circuit under ...
This paper shows that not every scan cell contributes equally to the power consumption during scan b...
Scan circuit generally causes excessive switching activity compared to normal circuit operation. The...
This thesis relates to power minimization during scan testing. The Scan technique is considered as t...
Life-cycle and reliability of an electronic device are strictly related to the maximum (or peak) pow...
Scan-based testing is crucial to ensuring correct functioning of chips. In this scheme, the scan and...
Shrinking technologies to deep sub-microns has raised demands for high quality testing. However, exc...
[[abstract]]This paper proposes a novel method to reduce the peak power of multiple scan chain based...
Scan circuit is widely practiced DFT technology. The scan testing procedure consist of state initial...
Scan-based testing is crucial to ensuring correct functioning of chips. In this scheme, the scan and...
Abstract—In modern chip designs, test strategies are becoming one of the most important issues due t...
The first part of this thesis addresses the problem of power dissipation during test in the system i...