International audienceOptimizing digital designs implies a selection of circuit implementation based on different cost criteria. Post-processing methods such as transistor sizing, buffer insertion or logic transformation can be used for optimizing critical paths to satisfy timing constraints. However most optimization tools are not able to select between the different optimization alternatives and have high CPU execution time.In this paper, we propose an optimization protocol based on metrics allowing to characterize a path and to select the best optimization alternative. We define a way to characterize the design space of any circuit implementation. Then we propose a constraint distribution method allowing constraint satisfaction at nearly...
The continued demand for higher performance and more energy efficient systems has fueled interest in...
In this paper we address the problem of optimization of VLSI circuits to minimize power consumptioin...
textLogic optimization and clock network optimization for power, performance and area trade-off have...
Low power oriented circuit optimization consists in selecting the best alternative between gate sizi...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
Abstract — Digital designs can be mapped to different implementations using diverse approaches, with...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
It is shown that in optimization problems arising during electronic circuit design constraints often...
The relentless push for high performance in custom dig-ital circuits has led to renewed emphasis on ...
We present an equation-based transistor size optimizer that minimizes delay of custom circuits. Our ...
A new performance and area optimization algorithm for complex VLSI systems is presented. It is widel...
Copyright © 2013 Kumar Yelamarthi. This is an open access article distributed under the Creative Com...
Digital designs can be mapped to different implemen-tations using diverse approaches, with varying c...
International audienceIn this paper we address the problem of delay constraint distribution on CMOS ...
The continued demand for higher performance and more energy efficient systems has fueled interest in...
In this paper we address the problem of optimization of VLSI circuits to minimize power consumptioin...
textLogic optimization and clock network optimization for power, performance and area trade-off have...
Low power oriented circuit optimization consists in selecting the best alternative between gate sizi...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
Abstract — Digital designs can be mapped to different implementations using diverse approaches, with...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
This paper describes a novel algorithm for automatic transistor sizing which is one technique for im...
It is shown that in optimization problems arising during electronic circuit design constraints often...
The relentless push for high performance in custom dig-ital circuits has led to renewed emphasis on ...
We present an equation-based transistor size optimizer that minimizes delay of custom circuits. Our ...
A new performance and area optimization algorithm for complex VLSI systems is presented. It is widel...
Copyright © 2013 Kumar Yelamarthi. This is an open access article distributed under the Creative Com...
Digital designs can be mapped to different implemen-tations using diverse approaches, with varying c...
International audienceIn this paper we address the problem of delay constraint distribution on CMOS ...
The continued demand for higher performance and more energy efficient systems has fueled interest in...
In this paper we address the problem of optimization of VLSI circuits to minimize power consumptioin...
textLogic optimization and clock network optimization for power, performance and area trade-off have...