International audienceIn this paper we report about a case study on the functional verification of a System-on-Chip (SoC) with a formal system-level model. Our approach improves industrial simulation-based verification techniques in two aspects. First, we suggest to use the formal model to assess the sanity of an interface verification unit. Second, we present a two-step approach to generate clever semi-directed test cases from temporal logic properties: model-based testing tools of the CADP toolbox generate system-level abstract test cases, which are then refined with a commercial Coverage-Directed Test Generation tool into interface-level concrete test cases that can be executed at RTL level. Applied to an AMBA 4 ACE-based cache-coherent ...
International audienceThe successful application of model-checking to industrial designs calls for a...
Abstract. The pressure to create a working System on Chip design as early as possible leads designer...
In this paper we present a formal verification approach for abstract SystemC models. The approach al...
International audienceIn this paper we report about a case study on the functional verification of a...
State-of-the-art System-on-Chip (SoC) architectures integrate many different components, such as pro...
International audienceSystem-on-Chip (SoC) architectures integrate now many different components, su...
Recent advances in hardware design has enabled integration of a complete yet complex systems on a si...
Formal verification has had a significant impact on the semiconductor industry, particularly for com...
We describe a technique for verifying that a hardware design correctly implements a protocol-level f...
Formal verification is proposed to ensure the correctness of the design and make functional verifica...
The high degree of miniaturization in the electronics industry has been, for several years, a driver...
The high degree of miniaturization in the electronics industry has been, for several years, a driver...
In order to handle the increasing complexity of hardware / software designs, system level design met...
Abstract. Over the last few years, there has been increasing emphasis on integrating ready-made comp...
In the age of submicron technology a single chip may contain tens or even hundreds of millions trans...
International audienceThe successful application of model-checking to industrial designs calls for a...
Abstract. The pressure to create a working System on Chip design as early as possible leads designer...
In this paper we present a formal verification approach for abstract SystemC models. The approach al...
International audienceIn this paper we report about a case study on the functional verification of a...
State-of-the-art System-on-Chip (SoC) architectures integrate many different components, such as pro...
International audienceSystem-on-Chip (SoC) architectures integrate now many different components, su...
Recent advances in hardware design has enabled integration of a complete yet complex systems on a si...
Formal verification has had a significant impact on the semiconductor industry, particularly for com...
We describe a technique for verifying that a hardware design correctly implements a protocol-level f...
Formal verification is proposed to ensure the correctness of the design and make functional verifica...
The high degree of miniaturization in the electronics industry has been, for several years, a driver...
The high degree of miniaturization in the electronics industry has been, for several years, a driver...
In order to handle the increasing complexity of hardware / software designs, system level design met...
Abstract. Over the last few years, there has been increasing emphasis on integrating ready-made comp...
In the age of submicron technology a single chip may contain tens or even hundreds of millions trans...
International audienceThe successful application of model-checking to industrial designs calls for a...
Abstract. The pressure to create a working System on Chip design as early as possible leads designer...
In this paper we present a formal verification approach for abstract SystemC models. The approach al...