International audienceThis paper presents a new environment for the exploration of domain-specific coarse-grained FPGAs. An architecture description mechanism is used to define a coarse-grained architecture. A software flow is used to map a netlist on the defined architecture. The software flow not only maps the instances of a target netlist on their respective blocks in the architecture, but also refines the position of the blocks on the architecture. This environment can also be used to define and optimize a domain-specific architecture for a set of netlists to be mapped on it at mutually exclusive times. A set of DSP test-benches are used to show the effectiveness of various techniques used in this work
This paper presents various novel techniques for improving coarse-grained reconfigurable architectur...
DSP applications can be suitably represented using process network models. This paper uses a modific...
Recent decades have seen large growth in the silicon industry with transistor scaling and transistor...
International audienceThis paper presents an exploration environment for the design of 2D island-sty...
Design decisions, such as type and ratio of functional units, strongly determine the later flexibili...
International audienceIn this paper, we present a new multilevel hierarchical (tree-based) coarse-gr...
Coarse-grained FPGA overlays have emerged as one possible solution to make FPGAs more accessible to ...
Reconfigurable architectures become more popular now general purpose compute performance does not in...
International audienceEmbedded coarse-grained blocks are becoming increasingly popular in advanced f...
Many academic works in computer engineering focus on reconfigurable architectures and associated too...
International audienceAs CMOS technology approaches its physical limits several emerging technologie...
Although FPGAs are a cost-efcient alternative for both ASICs and general purpose processors, they st...
Overlay architectures are programmable logic systems that are compiled on top of a traditional FPGA....
As technology scaling, human creativity, and other factors open new markets for FPGAs, the architect...
Abstract-This paper presents a novel architecture for domain-specific FPGA devices. This architectur...
This paper presents various novel techniques for improving coarse-grained reconfigurable architectur...
DSP applications can be suitably represented using process network models. This paper uses a modific...
Recent decades have seen large growth in the silicon industry with transistor scaling and transistor...
International audienceThis paper presents an exploration environment for the design of 2D island-sty...
Design decisions, such as type and ratio of functional units, strongly determine the later flexibili...
International audienceIn this paper, we present a new multilevel hierarchical (tree-based) coarse-gr...
Coarse-grained FPGA overlays have emerged as one possible solution to make FPGAs more accessible to ...
Reconfigurable architectures become more popular now general purpose compute performance does not in...
International audienceEmbedded coarse-grained blocks are becoming increasingly popular in advanced f...
Many academic works in computer engineering focus on reconfigurable architectures and associated too...
International audienceAs CMOS technology approaches its physical limits several emerging technologie...
Although FPGAs are a cost-efcient alternative for both ASICs and general purpose processors, they st...
Overlay architectures are programmable logic systems that are compiled on top of a traditional FPGA....
As technology scaling, human creativity, and other factors open new markets for FPGAs, the architect...
Abstract-This paper presents a novel architecture for domain-specific FPGA devices. This architectur...
This paper presents various novel techniques for improving coarse-grained reconfigurable architectur...
DSP applications can be suitably represented using process network models. This paper uses a modific...
Recent decades have seen large growth in the silicon industry with transistor scaling and transistor...