Closely coupling a reconfigurable fabric with a conventional processor has been shown to successfully improve the system performance. However, today’s superscalar processors are both complex and adept at extracting Instruction Level Parallelism (ILP), which introduces many complex issues to the design of a hybrid CPU-RFU system. This paper examines the design of a superscalar processor augmented with a closely-coupled reconfigurable fabric. It identifies architectural and compiler issues that affect the performance of the overall system. Previous efforts at combining a processor core with a reconfigurable fabric are examined in the light of these issues. We also present simulation results that emphasize the impact of these factors
The primary focus of this thesis is on the physical implementation of the SuperCISC Reconfigurable H...
Application-driven processor designs are becoming increasingly feasible. Today, advances in field-pr...
This study has been carried out in order to determine cost-effective configurations of functional un...
Reconfigurable computing devices have achieved substantial performance improvements over conventiona...
Fully customized hardware based technology provides high performance and low power consumption by sp...
Reconfigurable architectures that tightly integrate a standard CPU core with a field-programmable ha...
The accelerated adoption of reconfigurable computing foreshadows a computational paradigm shift, aim...
The main aim of this short paper is to investigate multiple-instruction-issue in a high-performance ...
AbstractEmbedded CPUs typically use much less power than desktop or server CPUs but provide limited ...
Loops are the main time consuming part of programs based on floating point computations. The perform...
This paper describes a novel processor architecture, called hyperscalar processor architecture, whic...
Chip multiprocessors (CMPs) aim to develop both instruction-level and thread-level parallelisms to b...
We present a simple technique for instruction-level parallelism and analyze its performance impact. ...
A great deal of the current research into computer architecture is directed at Multiple Instruction ...
Reconfigurable hardware has the potential for significant performance improvements by providing supp...
The primary focus of this thesis is on the physical implementation of the SuperCISC Reconfigurable H...
Application-driven processor designs are becoming increasingly feasible. Today, advances in field-pr...
This study has been carried out in order to determine cost-effective configurations of functional un...
Reconfigurable computing devices have achieved substantial performance improvements over conventiona...
Fully customized hardware based technology provides high performance and low power consumption by sp...
Reconfigurable architectures that tightly integrate a standard CPU core with a field-programmable ha...
The accelerated adoption of reconfigurable computing foreshadows a computational paradigm shift, aim...
The main aim of this short paper is to investigate multiple-instruction-issue in a high-performance ...
AbstractEmbedded CPUs typically use much less power than desktop or server CPUs but provide limited ...
Loops are the main time consuming part of programs based on floating point computations. The perform...
This paper describes a novel processor architecture, called hyperscalar processor architecture, whic...
Chip multiprocessors (CMPs) aim to develop both instruction-level and thread-level parallelisms to b...
We present a simple technique for instruction-level parallelism and analyze its performance impact. ...
A great deal of the current research into computer architecture is directed at Multiple Instruction ...
Reconfigurable hardware has the potential for significant performance improvements by providing supp...
The primary focus of this thesis is on the physical implementation of the SuperCISC Reconfigurable H...
Application-driven processor designs are becoming increasingly feasible. Today, advances in field-pr...
This study has been carried out in order to determine cost-effective configurations of functional un...