This paper describes a three- dimensional DRAM in which the floating body capacitance (FBC) of a fully depleted SOI (FD-SOI) device is used as a storage node. This 1T DRAM lends itself particularly well to a 3D wafer-to-wafer bonding process because of the absence of deep etched and filled trench capacitor structure, and the improved thickness control tolerance in wafer thinning. A novel three-tier, 3D, 1T embedded DRAM is presented that can be vertically integrated with a microprocessor, achieving low cost, high-density on-chip main memory. A 394Kbits test chip has been designed and fabricated using the Lincoln Labs 3-Tier 3D 0.18um fully depleted SOI CMOS process where an earlier (and previously reported) successful 3D SRAM was obtained. ...
Abstract: For high-volume production of 3D-stacked chips with through-silicon-vias (TSVs), wafer-sca...
Three-dimensional (3D) on-chip memory stacking has been proposed as a promising solution to the &apo...
3-D numerical technology computer-aided design simulations, based on experimental results, are perfo...
This paper describes a three- dimensional DRAM in which the floating body capacitance (FBC) of a ful...
[[abstract]]To address the “memory wall” challenge, on-chip memory stacking has been proposed as a p...
To address the 'memory wall' challenge, on-chip memory stacking has been proposed as a pro...
none43D integration based on TSV (through silicon via) technology enables stacking of multiple memor...
Capacitorless dynamic random access memory (DRAM) is a promising solution to cell-area scalability a...
In most of the electronics and communication devices such as mobile, video phone and handheld video ...
none4siEnergy efficiency is the major optimization criterion for systems-on-chip (SoCs) for mobile d...
been developed for the fabrication of a new 3-D shared-memory test chip. This 3-D technology is base...
session: Novel SOI StructuresInternational audienceA novel concept of multi-body 1T-DRAM cell fully ...
none8Convergence of communication, consumer applications and computing within mobile systems pushes ...
Abstract — This paper introduces our research status focusing on 3D-implemented microprocessors. 3D-...
We present local global SRAM macro optimizations for 3nm FinFET and 2nm Nanosheet using Face-to-Face...
Abstract: For high-volume production of 3D-stacked chips with through-silicon-vias (TSVs), wafer-sca...
Three-dimensional (3D) on-chip memory stacking has been proposed as a promising solution to the &apo...
3-D numerical technology computer-aided design simulations, based on experimental results, are perfo...
This paper describes a three- dimensional DRAM in which the floating body capacitance (FBC) of a ful...
[[abstract]]To address the “memory wall” challenge, on-chip memory stacking has been proposed as a p...
To address the 'memory wall' challenge, on-chip memory stacking has been proposed as a pro...
none43D integration based on TSV (through silicon via) technology enables stacking of multiple memor...
Capacitorless dynamic random access memory (DRAM) is a promising solution to cell-area scalability a...
In most of the electronics and communication devices such as mobile, video phone and handheld video ...
none4siEnergy efficiency is the major optimization criterion for systems-on-chip (SoCs) for mobile d...
been developed for the fabrication of a new 3-D shared-memory test chip. This 3-D technology is base...
session: Novel SOI StructuresInternational audienceA novel concept of multi-body 1T-DRAM cell fully ...
none8Convergence of communication, consumer applications and computing within mobile systems pushes ...
Abstract — This paper introduces our research status focusing on 3D-implemented microprocessors. 3D-...
We present local global SRAM macro optimizations for 3nm FinFET and 2nm Nanosheet using Face-to-Face...
Abstract: For high-volume production of 3D-stacked chips with through-silicon-vias (TSVs), wafer-sca...
Three-dimensional (3D) on-chip memory stacking has been proposed as a promising solution to the &apo...
3-D numerical technology computer-aided design simulations, based on experimental results, are perfo...