Mixed-criticality multicore system design must often provide both safety guarantees and high performance. Memory bandwidth regulation among different cores can be a useful tool for providing safety guarantees as it mitigates the interference when accessing main memory. The use of mode changes and system models such as those of Vestal can help provide both safety, for critical functions, and scheduling performance, by efficiently utilising the platform. In this work, we therefore combine per-core memory access regulation with the well established Vestal model and improve on the state-of-the-art in two respects. 1) we allow the memory access budgets of the cores to be dynamically adjusted, when the system undergoes a mode change, reflecting t...
The multicore revolution is having limited impact in safety-critical application domains. A key reas...
While the computing industry has shifted from single-core to multi-core processors for performance g...
Due to size, weight, and power considerations, there is an emerging trend in real-time embedded syst...
Mixed-criticality multicore system design must often provide both safety guarantees and high perform...
Mixed-criticality (MC) multicore system design must reconcile safety guarantees and high performanc...
Work in Progress Session, 28th Euromicro Conference on Real-Time Systems (ECRTS 2016). 5 to 8, Jul, ...
29th Euromicro Conference on Real-Time Systems (ECRTS 2017). 27 to 30, Jun, 2017, Main track, pp 18:...
The adoption of multi-cores for mixed-criticality systems has fueled research on techniques for prov...
This article appears as part of the ESWEEK-TECS special issue and was presented at the International...
The design of mixed-criticality systems often involves painful tradeoffs between safety guarantees a...
The multiframe mixed-criticality task model eliminates the pessimism in many systems where the worst...
In multicore architectures, there is potential for contention between cores when accessing shared re...
The capability of hardware is constantly developing in capacity, speed and efficiency. This developm...
This is a real-time mixed-criticality system on a dual-core Linux desktop. The hardware/software arc...
Modern safety-critical real-time systems are realized via integration of multiple system components ...
The multicore revolution is having limited impact in safety-critical application domains. A key reas...
While the computing industry has shifted from single-core to multi-core processors for performance g...
Due to size, weight, and power considerations, there is an emerging trend in real-time embedded syst...
Mixed-criticality multicore system design must often provide both safety guarantees and high perform...
Mixed-criticality (MC) multicore system design must reconcile safety guarantees and high performanc...
Work in Progress Session, 28th Euromicro Conference on Real-Time Systems (ECRTS 2016). 5 to 8, Jul, ...
29th Euromicro Conference on Real-Time Systems (ECRTS 2017). 27 to 30, Jun, 2017, Main track, pp 18:...
The adoption of multi-cores for mixed-criticality systems has fueled research on techniques for prov...
This article appears as part of the ESWEEK-TECS special issue and was presented at the International...
The design of mixed-criticality systems often involves painful tradeoffs between safety guarantees a...
The multiframe mixed-criticality task model eliminates the pessimism in many systems where the worst...
In multicore architectures, there is potential for contention between cores when accessing shared re...
The capability of hardware is constantly developing in capacity, speed and efficiency. This developm...
This is a real-time mixed-criticality system on a dual-core Linux desktop. The hardware/software arc...
Modern safety-critical real-time systems are realized via integration of multiple system components ...
The multicore revolution is having limited impact in safety-critical application domains. A key reas...
While the computing industry has shifted from single-core to multi-core processors for performance g...
Due to size, weight, and power considerations, there is an emerging trend in real-time embedded syst...