Modern computer systems rely more and more on on-chip communication protocols to exchange data. To meet performance requirements these protocols have become highly complex, which usually makes their formal verification infeasible with reasonable time and effort. We present a new refinement approach to on-chip communication protocols that combines design and verification together, interleaving them hand-in-hand. Our modeling framework consists of design steps and design transformations formalized as finite state machines. Given a verified design step, transformations are used to extend the system with advanced features. A design transformation ensures that the extended design is correct if the previous system is correct. This approach is ill...
Plug-n-Play style Intellectual Property(IP) reuse in Sys-tem on Chip(SoC) design is facilitated by t...
Communication protocol design consists essentially of the construction of interacting protocol entit...
Hardware module reuse is a standard solution to the problems of increasing complexity of chip archit...
Modern computer systems rely more and more on on-chip communication protocols to exchange data. To m...
Modern computer systems rely more and more on on-chip communication protocols to exchange data. To t...
Plug-n-play-style intellectual property reuse in system-on-chip design is facilitated by the use of ...
The field of chip design is characterized by contradictory pressures to reduce time-to-market and ma...
In the absence of a single module interface standard, integration of pre-designed modules in System-...
Modern computer systems are advancing from multi-core to many-core designs and System-on-chips (SoC)...
Abstract: System on a Chip (SoC) design has become more and more complexly, because difference funct...
This paper presents a formal model and a systematic approach to the validation of communication arch...
Plug-n-Play style Intellectual Property (IP) reuse in System on Chip (SoC) design is facilitated by ...
The role of automatic formal protocol verifica- tion in hardware design is considered. Principles ar...
Plug-n-Play style Intellectual Property(IP) reuse in System on Chip(SoC) design is facilitated by th...
International audienceThis paper presents a formal model for representing any on-chip communication ...
Plug-n-Play style Intellectual Property(IP) reuse in Sys-tem on Chip(SoC) design is facilitated by t...
Communication protocol design consists essentially of the construction of interacting protocol entit...
Hardware module reuse is a standard solution to the problems of increasing complexity of chip archit...
Modern computer systems rely more and more on on-chip communication protocols to exchange data. To m...
Modern computer systems rely more and more on on-chip communication protocols to exchange data. To t...
Plug-n-play-style intellectual property reuse in system-on-chip design is facilitated by the use of ...
The field of chip design is characterized by contradictory pressures to reduce time-to-market and ma...
In the absence of a single module interface standard, integration of pre-designed modules in System-...
Modern computer systems are advancing from multi-core to many-core designs and System-on-chips (SoC)...
Abstract: System on a Chip (SoC) design has become more and more complexly, because difference funct...
This paper presents a formal model and a systematic approach to the validation of communication arch...
Plug-n-Play style Intellectual Property (IP) reuse in System on Chip (SoC) design is facilitated by ...
The role of automatic formal protocol verifica- tion in hardware design is considered. Principles ar...
Plug-n-Play style Intellectual Property(IP) reuse in System on Chip(SoC) design is facilitated by th...
International audienceThis paper presents a formal model for representing any on-chip communication ...
Plug-n-Play style Intellectual Property(IP) reuse in Sys-tem on Chip(SoC) design is facilitated by t...
Communication protocol design consists essentially of the construction of interacting protocol entit...
Hardware module reuse is a standard solution to the problems of increasing complexity of chip archit...