We address the design of a packet buffer for future high-speed routers that support line rates as high as OC-3072 (160 Gb/s), and a high number of ports and service classes. We describe a general design for hybrid DRAM/SRAM packet buffers that exploits the bank organization of DRAM. This general scheme includes some designs previously proposed as particular cases. Based on this general scheme, we propose a new scheme that randomly chooses a DRAM memory bank for every transfer between SRAM and DRAM. The numerical results show that this scheme would require an SRAM size almost an order of magnitude lower than previously proposed schemes without the problem of memory fragmentation.Peer Reviewe
ABSTRACT: All packet switches contain packet buffers to hold packets during times of congestion. Hig...
High-speed routers rely on well-designed packet buffers that support multiple queuing, large capacit...
As internet routers scale to support next-generation networks, their memory subsystems must also sca...
We address the design of a packet buffer for future high-speed routers that support line rates as hi...
Abstract — In this paper we address the design of a packet buffer for future high-speed routers that...
We address the design of high-speed packet buffers for Internet routers. We use a general DRAM/SRAM ...
In this paper, we address the design of a future high-speed router that supports line rates as high ...
High-speed routers rely on well-designed packet buffers that support multiple queues, large capacity...
This paper addresses the design of high-performance buffers for high-end Internet routers. The buffe...
buffers are an essential part of routers. In highend routers these buffers need to store a large amo...
In order to support the enormous growth of the Internet, innovative research in every router subsyst...
With the constantly increasing Internet traffic, buffers are becoming major bottlenecks for today's ...
With the constantly increasing Internet traffic, buffers are becoming major bottlenecks for today's ...
Modern switches and routers often use dynamic RAM (DRAM) in order to provide large buffer storage sp...
Routers need buffers to store and forward packets, especially when there is network congestion. With...
ABSTRACT: All packet switches contain packet buffers to hold packets during times of congestion. Hig...
High-speed routers rely on well-designed packet buffers that support multiple queuing, large capacit...
As internet routers scale to support next-generation networks, their memory subsystems must also sca...
We address the design of a packet buffer for future high-speed routers that support line rates as hi...
Abstract — In this paper we address the design of a packet buffer for future high-speed routers that...
We address the design of high-speed packet buffers for Internet routers. We use a general DRAM/SRAM ...
In this paper, we address the design of a future high-speed router that supports line rates as high ...
High-speed routers rely on well-designed packet buffers that support multiple queues, large capacity...
This paper addresses the design of high-performance buffers for high-end Internet routers. The buffe...
buffers are an essential part of routers. In highend routers these buffers need to store a large amo...
In order to support the enormous growth of the Internet, innovative research in every router subsyst...
With the constantly increasing Internet traffic, buffers are becoming major bottlenecks for today's ...
With the constantly increasing Internet traffic, buffers are becoming major bottlenecks for today's ...
Modern switches and routers often use dynamic RAM (DRAM) in order to provide large buffer storage sp...
Routers need buffers to store and forward packets, especially when there is network congestion. With...
ABSTRACT: All packet switches contain packet buffers to hold packets during times of congestion. Hig...
High-speed routers rely on well-designed packet buffers that support multiple queuing, large capacit...
As internet routers scale to support next-generation networks, their memory subsystems must also sca...