Intragate open defects are responsible for a significant percentage of defects in present technologies. A majority of these defects causes the logic gate to become stuck open, and this is why they are traditionally modeled as stuck-open faults (SOFs). The classical approach to detect the SOFs is based on a two-vector sequence, and has been proved effective for a wide range of technologies. However, factors typically neglected in past technologies have become a major concern in nanometer technologies, i.e., leakage currents and downstream parasitic capacitances. Some recent works have examined the influence of leakage currents. However, to the best of our knowledge, no one has considered the influence of downstream parasitic capacitances. In...
As we move deep into nanometer regime of CMOS VLSI (45nm node and below), the device noise margin ge...
With the scaling of feature sizes into Deep-Submicron (DSM) values, the level of integration and per...
Resistive open faults (ROFs) represent common manufacturing defects in IC interconnects and result i...
Intragate open defects are responsible for a significant percentage of defects in present technologi...
Aresistive-open defect is an imperfect circuit connection that can be modeled as a defect resistor b...
Open defects are extremely common in CMOS circuits. They can either be a partial or complete breakin...
Electronics Letter of the MonthInterconnecting lines with full open defects become floating lines. I...
This paper presents a detailed characterization of the effects of intra-gate resistive open defects ...
It is assumed that tests generated using the single stuck-at fault model will implicitly detect the ...
Fault diagnosis is important in improving the design process and the manufacturing yield of nanomete...
This paper describes the use of a previously proposed test generation program named Jethro [1] on te...
In this paper we study the impact of leakage currents on the operation of SRAM memories fabricated u...
Behavior of low capacitance full-swing BiCMOS logic gate under various single stuck faults has been ...
Abstract—An Interconnect full open defect breaks the connec-tion between the driver and the gate ter...
© 2016 IEEE. The detection level of defects in today's mixed-signal ICs lags behind the extremely hi...
As we move deep into nanometer regime of CMOS VLSI (45nm node and below), the device noise margin ge...
With the scaling of feature sizes into Deep-Submicron (DSM) values, the level of integration and per...
Resistive open faults (ROFs) represent common manufacturing defects in IC interconnects and result i...
Intragate open defects are responsible for a significant percentage of defects in present technologi...
Aresistive-open defect is an imperfect circuit connection that can be modeled as a defect resistor b...
Open defects are extremely common in CMOS circuits. They can either be a partial or complete breakin...
Electronics Letter of the MonthInterconnecting lines with full open defects become floating lines. I...
This paper presents a detailed characterization of the effects of intra-gate resistive open defects ...
It is assumed that tests generated using the single stuck-at fault model will implicitly detect the ...
Fault diagnosis is important in improving the design process and the manufacturing yield of nanomete...
This paper describes the use of a previously proposed test generation program named Jethro [1] on te...
In this paper we study the impact of leakage currents on the operation of SRAM memories fabricated u...
Behavior of low capacitance full-swing BiCMOS logic gate under various single stuck faults has been ...
Abstract—An Interconnect full open defect breaks the connec-tion between the driver and the gate ter...
© 2016 IEEE. The detection level of defects in today's mixed-signal ICs lags behind the extremely hi...
As we move deep into nanometer regime of CMOS VLSI (45nm node and below), the device noise margin ge...
With the scaling of feature sizes into Deep-Submicron (DSM) values, the level of integration and per...
Resistive open faults (ROFs) represent common manufacturing defects in IC interconnects and result i...