This paper proposes a novel adaptable and reliable L1 data cache design (Adapcache) with the unique capability of automatically adapting itself for different supply voltage levels and providing the highest reliability. Depending on the supply voltage level, Adapcache defines three operating modes: In high supply voltages, Adapcache provides reliability through single-bit parity. In middle range of supply voltages, Adapcache writes data to two separate cache-lines simultaneously in order to use one line for error recovery when the other line is faulty. In near threshold supply voltages, Adapcache writes data to three separate cache-lines simultaneously in order to provide the correct data based on bitwise majority voter. We design and simula...
Caches are known to consume a large part of total microprocessor power. Traditionally, voltage scali...
This paper proposes a novel L1 data cache design with dual-versioning SRAM cells (dvSRAM) for chip m...
Energy efficiency is one of the key metrics in the design of a widerange of processor types. For exa...
IEEE 20th International On-Line Testing Symposium (IOLTS) (2014 : Catalunya, SPAIN)Scaling supply vo...
In this paper we introduce Resizable Data Composer-Cache (RDC-Cache). This novel cache architecture ...
This paper proposes a novel L1 data cache design with dual-versioning SRAM cells (dvSRAM) for chip m...
One of the most effective techniques to reduce a processor\u27s power consumption is to reduce suppl...
Over the lifetime of a microprocessor, the Hot Carrier Injection (HCI) phenomenon degrades the thres...
Abstract—With dramatic scaling in feature size of VLSI technology, the capacity of on-chip L2 cache ...
Thesis (Ph. D.)--University of Rochester. Dept. of Electrical and Computer Engineering, 2016.Energy ...
The trend of increasing processor performance by boosting frequency has been halted due to excessive...
Low-power modes in modern microprocessors rely on low frequencies and low voltages to reduce the ene...
High-performance processors use a large set–associative L1 data cache with multiple ports. As clock ...
Abstract—We reduce cache supply voltage below the normally acceptable VDDMIN, in order to improve ov...
In order to curb microprocessor power consumption, we propose an L1 data cache which can be reconfig...
Caches are known to consume a large part of total microprocessor power. Traditionally, voltage scali...
This paper proposes a novel L1 data cache design with dual-versioning SRAM cells (dvSRAM) for chip m...
Energy efficiency is one of the key metrics in the design of a widerange of processor types. For exa...
IEEE 20th International On-Line Testing Symposium (IOLTS) (2014 : Catalunya, SPAIN)Scaling supply vo...
In this paper we introduce Resizable Data Composer-Cache (RDC-Cache). This novel cache architecture ...
This paper proposes a novel L1 data cache design with dual-versioning SRAM cells (dvSRAM) for chip m...
One of the most effective techniques to reduce a processor\u27s power consumption is to reduce suppl...
Over the lifetime of a microprocessor, the Hot Carrier Injection (HCI) phenomenon degrades the thres...
Abstract—With dramatic scaling in feature size of VLSI technology, the capacity of on-chip L2 cache ...
Thesis (Ph. D.)--University of Rochester. Dept. of Electrical and Computer Engineering, 2016.Energy ...
The trend of increasing processor performance by boosting frequency has been halted due to excessive...
Low-power modes in modern microprocessors rely on low frequencies and low voltages to reduce the ene...
High-performance processors use a large set–associative L1 data cache with multiple ports. As clock ...
Abstract—We reduce cache supply voltage below the normally acceptable VDDMIN, in order to improve ov...
In order to curb microprocessor power consumption, we propose an L1 data cache which can be reconfig...
Caches are known to consume a large part of total microprocessor power. Traditionally, voltage scali...
This paper proposes a novel L1 data cache design with dual-versioning SRAM cells (dvSRAM) for chip m...
Energy efficiency is one of the key metrics in the design of a widerange of processor types. For exa...