Transistors per area unit double in every new technology node. However, the electric field density and power demand grow if Vcc is not scaled. Therefore, Vcc must be scaled in pace with new technology nodes to prevent excessive degradation and keep power demand within reasonable limits. Unfortunately, low Vcc operation exacerbates the effect of variations and decreases noise and stability margins, increasing the likelihood of errors in SRAM memories such as caches. Those errors translate into performance loss and performance variation across different cores, which is especially undesirable in a multi-core processor. This paper presents (i) a novel scheme to tolerate high faulty bit rates in caches by disabling only faulty subblocks, (ii)...
Abstract—In this paper we present the “Variation Trained Drowsy Cache ” (VTD-Cache) architecture. VT...
Process parameter variations are expected to be significantly high in a sub-50-nm technology regime,...
In this paper we introduce Resizable Data Composer-Cache (RDC-Cache). This novel cache architecture ...
Transistors per area unit double in every new technology node. However, the electric field density a...
One of the most effective techniques to reduce a processor\u27s power consumption is to reduce suppl...
Geometry scaling due to technology evolution as well as Vcc scaling lead to failures in large SRAM a...
Improving energy efficiency is critical to increasing computing capability, from mobile devices oper...
Continuous circuit miniaturization and increased process variability point to a future with diminish...
Continuous circuit miniaturization and increased pro-cess variability point to a future with diminis...
Geometry scaling due to technology evolution as well as Vcc scaling lead to failures in large SRAM a...
Voltage scaling to values near the threshold voltage is a promising technique to hold off the many-c...
DoctorReliability of a memory subsystem is one of the most important feature to computer system stab...
Power density has become the limiting factor in technology scaling as power budget restricts the amo...
Caches are known to consume a large part of total microprocessor power. Traditionally, voltage scali...
Abstract—Power density has become the limiting factor in technology scaling as power budget restrict...
Abstract—In this paper we present the “Variation Trained Drowsy Cache ” (VTD-Cache) architecture. VT...
Process parameter variations are expected to be significantly high in a sub-50-nm technology regime,...
In this paper we introduce Resizable Data Composer-Cache (RDC-Cache). This novel cache architecture ...
Transistors per area unit double in every new technology node. However, the electric field density a...
One of the most effective techniques to reduce a processor\u27s power consumption is to reduce suppl...
Geometry scaling due to technology evolution as well as Vcc scaling lead to failures in large SRAM a...
Improving energy efficiency is critical to increasing computing capability, from mobile devices oper...
Continuous circuit miniaturization and increased process variability point to a future with diminish...
Continuous circuit miniaturization and increased pro-cess variability point to a future with diminis...
Geometry scaling due to technology evolution as well as Vcc scaling lead to failures in large SRAM a...
Voltage scaling to values near the threshold voltage is a promising technique to hold off the many-c...
DoctorReliability of a memory subsystem is one of the most important feature to computer system stab...
Power density has become the limiting factor in technology scaling as power budget restricts the amo...
Caches are known to consume a large part of total microprocessor power. Traditionally, voltage scali...
Abstract—Power density has become the limiting factor in technology scaling as power budget restrict...
Abstract—In this paper we present the “Variation Trained Drowsy Cache ” (VTD-Cache) architecture. VT...
Process parameter variations are expected to be significantly high in a sub-50-nm technology regime,...
In this paper we introduce Resizable Data Composer-Cache (RDC-Cache). This novel cache architecture ...