SRAM and DRAM cells have been the predominant technologies used to implement memory cells in computer systems, each one having its advantages and shortcomings. SRAM cells are faster and require no refresh since reads are not destructive. In contrast, DRAM cells provide higher density and minimal leakage energy since there are no paths within the cell from Vdd to ground. Recently, DRAM cells have been embedded in logic-based technology, thus overcoming the speed limit of typical DRAM cells. In this paper we propose an n-bit macrocell that implements one static cell, and n-1 dynamic cells. This cell is aimed at being used in an n-way set-associative first-level data cache. Our study shows that in a four-way set-associative cache with this m...
An effective approach to reduce the static energy consumption of large on-chip memories is to use a ...
“©2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
SRAM and DRAM cells have been the predominant technologies used to implement memory cells in compute...
SRAM and DRAM cells have been the predominant technologies used to implement memory cells in compute...
(c) 2012 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for...
Cache memories have been usually implemented with Static Random-Access Memory (SRAM) technology sin...
[EN] Cache memories dissipate an important amount of the energy budget in current microprocessors. T...
Recent technology trends has turned DRAMs into an interesting candidate to substitute traditional SR...
Gain-cell embedded DRAM (GC-eDRAM) is a dense, low power option for embedded memory implementation, ...
This paper deals with the design and analysis of high speed Static Random Access Memory (SRAM) cell ...
An effective approach to reduce the static energy consumption of large on-chip memories is to use a...
textContemporary DRAM systems have maintained impressive scaling by managing a careful balance betwe...
PosterDRAM vendors have traditionally optimized for low cost and high performance, often making desi...
4th International Workshop on Dependable Embedded Systems : October 9, 2007 : Beijing, ChinaLeakage ...
An effective approach to reduce the static energy consumption of large on-chip memories is to use a ...
“©2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...
SRAM and DRAM cells have been the predominant technologies used to implement memory cells in compute...
SRAM and DRAM cells have been the predominant technologies used to implement memory cells in compute...
(c) 2012 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for...
Cache memories have been usually implemented with Static Random-Access Memory (SRAM) technology sin...
[EN] Cache memories dissipate an important amount of the energy budget in current microprocessors. T...
Recent technology trends has turned DRAMs into an interesting candidate to substitute traditional SR...
Gain-cell embedded DRAM (GC-eDRAM) is a dense, low power option for embedded memory implementation, ...
This paper deals with the design and analysis of high speed Static Random Access Memory (SRAM) cell ...
An effective approach to reduce the static energy consumption of large on-chip memories is to use a...
textContemporary DRAM systems have maintained impressive scaling by managing a careful balance betwe...
PosterDRAM vendors have traditionally optimized for low cost and high performance, often making desi...
4th International Workshop on Dependable Embedded Systems : October 9, 2007 : Beijing, ChinaLeakage ...
An effective approach to reduce the static energy consumption of large on-chip memories is to use a ...
“©2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Data in conventional six transistor (6T) static random access memory (SRAM) cells are vulnerable to ...