Decision feedback equalizers (DFEs) play a critical role in high-speed communications through band-limited channels. We implemented a 3-tap DFE receiver for 5-Gb/s data bandwidth. To realize a multi-tap DFE operation, a digitalcontrol scheme is proposed that does not use analog circuits for biasing, such as DACs. In addition to the conventional loop unrolling, several techniques including combined feedback are used to reduce the latency of the feedback path. Fabricated in a 0.13-μm CMOS process, the prototype of the proposed DFE core has an area of 0.009 mm2 and consumes 8.4 mW from a 1.2-V supply, achieving a BER of less than 10-11 over a pair of 28-inch Nelco 4000-6 board traces
Abstract—The power consumption of wireline circuits has become increasingly more critical as the pin...
This thesis addresses the receiver equalization techniques for a 10 Gbps USB 3.1 link in 65 nm CMOS ...
IEEEThis brief presents a 2.5 -32 Gb/s Gen 5-PCIe receiver with a multi-rate clock and data recovery...
Multi-tap decision-feedback-equalization (DFE) is proposed to counteract inter-symbol interference (...
A novel analog decision-feedback equalizer (ADFE) is presented to compensate for modal dispersion in...
Abstract—This paper presents a 90-nm CMOS 10-Gb/s trans-ceiver for chip-to-chip communications. To m...
Abstract-A half-rate decision feedback equalizer (DFE) with two infinite impulse response (IIR) filt...
A 2-Gb/s integrating decision-feedback equalization (DFE) receiver was implemented for a four-drop s...
This paper presents a low-power receiver with two-tap decision feedback equalization (DFE) and novel...
In this paper, we present a low-power receiver that supports high data rates over bandwidth-limited ...
The proposed 2 post-tap decision feedback equalizer (DFE) implementation consists of two equalizing ...
A low-power receiver with a one-tap decision feedback equalization (DFE) was fabricated in 90-nm CMO...
A guideline on how to design and specify a Decision Feedback Equalizer (DFE) for bitrates of 10 Gbps...
This thesis proposes a decision-feedback equalizer (DFE) scheme for blind ADC-based receivers to ove...
This thesis proposes a decision-feedback equalizer (DFE) scheme for blind ADC-based receivers to ove...
Abstract—The power consumption of wireline circuits has become increasingly more critical as the pin...
This thesis addresses the receiver equalization techniques for a 10 Gbps USB 3.1 link in 65 nm CMOS ...
IEEEThis brief presents a 2.5 -32 Gb/s Gen 5-PCIe receiver with a multi-rate clock and data recovery...
Multi-tap decision-feedback-equalization (DFE) is proposed to counteract inter-symbol interference (...
A novel analog decision-feedback equalizer (ADFE) is presented to compensate for modal dispersion in...
Abstract—This paper presents a 90-nm CMOS 10-Gb/s trans-ceiver for chip-to-chip communications. To m...
Abstract-A half-rate decision feedback equalizer (DFE) with two infinite impulse response (IIR) filt...
A 2-Gb/s integrating decision-feedback equalization (DFE) receiver was implemented for a four-drop s...
This paper presents a low-power receiver with two-tap decision feedback equalization (DFE) and novel...
In this paper, we present a low-power receiver that supports high data rates over bandwidth-limited ...
The proposed 2 post-tap decision feedback equalizer (DFE) implementation consists of two equalizing ...
A low-power receiver with a one-tap decision feedback equalization (DFE) was fabricated in 90-nm CMO...
A guideline on how to design and specify a Decision Feedback Equalizer (DFE) for bitrates of 10 Gbps...
This thesis proposes a decision-feedback equalizer (DFE) scheme for blind ADC-based receivers to ove...
This thesis proposes a decision-feedback equalizer (DFE) scheme for blind ADC-based receivers to ove...
Abstract—The power consumption of wireline circuits has become increasingly more critical as the pin...
This thesis addresses the receiver equalization techniques for a 10 Gbps USB 3.1 link in 65 nm CMOS ...
IEEEThis brief presents a 2.5 -32 Gb/s Gen 5-PCIe receiver with a multi-rate clock and data recovery...