Dynamic power management can significantly introduce environmental uncertainties such as non-uniform temperature gradients and supply voltage fluctuations. This can bring many challenges for the system-level timing verification such as for global clock networks. This paper presents a fast verification of clock-skew by an incremental-SVD-based compact modeling assisted with adaptive sampling. Firstly, an incremental-SVD is developed to perform an efficient update of environmental uncertainties avoiding a repeated full SVD. Secondly, an adaptive sampling is presented to build accurate models to sample clock and clock-skew for generating macromodels in a wide frequency range. Experiments on a number of clock networks show that when compared to...
The paper presents a simple yet powerful general theoretical framework and efficient implementation ...
System clock uncertainty, in the form of random skew and jitter, is beginning to affect performance ...
An efcient frequency-based clock analysis method: CSAV is proposed in this paper. It computes the ci...
Clock distribution is vital to all synchronous integrated circuits; a poor clock distribution networ...
Clock generation and distribution are getting difficult due to increased die size and increased numb...
The design of clock distribution networks in synchronous digital systems presents enormous challenge...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
Power and performance benefits of scaling are lost to worst case margins as uncertainty of device ch...
Over the last few years, considerable variability in deep submicron integrated circuits has become a...
Clock synchronization is one of fundamental requirements in distributed networks. However, the imper...
Clock synchronization among network nodes is a fundamental requirement for many applications. In som...
As the semiconductor technology advances, minimum feature sizes are reduced and clock speeds are inc...
Abstract — Clock distribution networks are affected by dif-ferent sources of variations. The resulti...
The paper presents a simple yet powerful general theoretical framework and efficient implementation ...
System clock uncertainty, in the form of random skew and jitter, is beginning to affect performance ...
An efcient frequency-based clock analysis method: CSAV is proposed in this paper. It computes the ci...
Clock distribution is vital to all synchronous integrated circuits; a poor clock distribution networ...
Clock generation and distribution are getting difficult due to increased die size and increased numb...
The design of clock distribution networks in synchronous digital systems presents enormous challenge...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
Power and performance benefits of scaling are lost to worst case margins as uncertainty of device ch...
Over the last few years, considerable variability in deep submicron integrated circuits has become a...
Clock synchronization is one of fundamental requirements in distributed networks. However, the imper...
Clock synchronization among network nodes is a fundamental requirement for many applications. In som...
As the semiconductor technology advances, minimum feature sizes are reduced and clock speeds are inc...
Abstract — Clock distribution networks are affected by dif-ferent sources of variations. The resulti...
The paper presents a simple yet powerful general theoretical framework and efficient implementation ...
System clock uncertainty, in the form of random skew and jitter, is beginning to affect performance ...
An efcient frequency-based clock analysis method: CSAV is proposed in this paper. It computes the ci...