This report presents a simulation model design of a 10-bits pipelined ADC with background calibration. The proposed architecture includes a 3-bit ADC, five 1.5-bits ADC and a 2-bit ADC in a cascade. Some non-ideal errors and offsets are introduced in the pipelined ADC during simulation to model the pipelined ADC in reality. The background calibration is done using split ADC method by comparing each stages output of the pipelined ADC with a more accurate output source. The output source is simulated using a more accurate ADCs with lower sampling rate compared to the non-ideal ADC. A calibration algorithm is developed to estimate both extra gain and compensating offset value that should be added to the gain parameter and removed from the offs...
High-speed analog-to-digital converters (ADCs) are at the heart of many applications such as digital...
<div><p>Measurement and calibration of an analog-to-digital converter (ADC) using a histogram-based ...
The linearity of a pipeline analog-to-digital converter (ADC) is mainly limited by capacitor mismatc...
An analog-to-digital converter (ADC) is a link between the analog and digital domains and plays a vi...
The pipelined architecture is one of the most popular ADC architecture. Various linear and nonlinear...
"Split-ADC" calibration is a recently proposed digital background calibration architecture. It requi...
Abstract—This paper presents a novel digital calibration technique for pipelined ADCs, which compens...
This thesis provides an improved calibration and compensation scheme for pipeline Analog-to-Digital ...
This paper presents a new digital technique for back-ground calibration of gain errors in Pipeline A...
In this paper, a design flow for the design of calibrated pipeline analog-to-digital converters (ADC...
Measurement and calibration of an analog-to-digital converter (ADC) using a histogram-based method r...
Analog-to-digital converters (ADCs) are widely used in telecommunication, measurement and consumer e...
Due to the character of the original source materials and the nature of batch digitization, quality ...
A high-speed, high-resolution analog-to-digital converter (ADC) is a key component in broadband comm...
International audienceA foreground digital calibration technique for pipelined ADC is proposed which...
High-speed analog-to-digital converters (ADCs) are at the heart of many applications such as digital...
<div><p>Measurement and calibration of an analog-to-digital converter (ADC) using a histogram-based ...
The linearity of a pipeline analog-to-digital converter (ADC) is mainly limited by capacitor mismatc...
An analog-to-digital converter (ADC) is a link between the analog and digital domains and plays a vi...
The pipelined architecture is one of the most popular ADC architecture. Various linear and nonlinear...
"Split-ADC" calibration is a recently proposed digital background calibration architecture. It requi...
Abstract—This paper presents a novel digital calibration technique for pipelined ADCs, which compens...
This thesis provides an improved calibration and compensation scheme for pipeline Analog-to-Digital ...
This paper presents a new digital technique for back-ground calibration of gain errors in Pipeline A...
In this paper, a design flow for the design of calibrated pipeline analog-to-digital converters (ADC...
Measurement and calibration of an analog-to-digital converter (ADC) using a histogram-based method r...
Analog-to-digital converters (ADCs) are widely used in telecommunication, measurement and consumer e...
Due to the character of the original source materials and the nature of batch digitization, quality ...
A high-speed, high-resolution analog-to-digital converter (ADC) is a key component in broadband comm...
International audienceA foreground digital calibration technique for pipelined ADC is proposed which...
High-speed analog-to-digital converters (ADCs) are at the heart of many applications such as digital...
<div><p>Measurement and calibration of an analog-to-digital converter (ADC) using a histogram-based ...
The linearity of a pipeline analog-to-digital converter (ADC) is mainly limited by capacitor mismatc...