This letter presents the design of a window successive approximation (SAR) analog-to-digital converter (ADC) using an ultra-fast, offset-cancelled auto-zero comparator for digital DC–DC converters. It is designed in a standard CMOS 0.18 μm process. The ADC has a dynamic reference voltage range to reduce power consumption. The auto-zero scheme of the comparator is realized internally with a preamplifier stage and a latch stage. Post-layout simulation shows that the response time of the comparator from low-to-high and high-to-low is 3.78 ns and 2.47 ns, respectively. The resolution of the proposed window SAR ADC is 7.5 mV. The ADC is fabricated as part of a digital DC–DC converter integrated circuit and measurement results show that an averag...
This paper presents a high-speed successive approximation register (SAR) analog-to-digital converter...
This dissertation presents the design of three high-performance successive-approximation-register (S...
Graduation date: 2012Successive approximation register analog-to-digital converters (SAR ADCs) have ...
A low power dynamic comparator for Successive Approximation (SAR) analog-to-digital converter (ADC) ...
High-speed low-power analog-to-digital converters (ADCs) find application in communication systems a...
Abstract: An offset cancellation technique for a SAR (successive approximation register) ADC switche...
This paper presents a high-speed and low-noise comparator implemented in a 28-nm bulk CMOS technolog...
AbstractThe data converters are prerequisite for digital processing of analog signals. SAR ADC is pr...
The Tanh transfer function of the differential pair operating in weak inversion is employed to imple...
An 11-bit 10 MS/s successive approximation register (SAR) analog-to-digital converter (ADC) is propo...
A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (AD...
Comparators are utilised by Nyquist-rate and oversampling analog to digital converters (ADCs) to acc...
This report presents the summary of the work done during the Final Year Project titled “Adiabatic Co...
An 8b 1.2 GS/s single-channel Successive Approximation Register (SAR) ADC is implemented in 32 nm CM...
This thesis presents an improved ultra-low power 10-bit 1 kS/s successive approximation (SAR) analog...
This paper presents a high-speed successive approximation register (SAR) analog-to-digital converter...
This dissertation presents the design of three high-performance successive-approximation-register (S...
Graduation date: 2012Successive approximation register analog-to-digital converters (SAR ADCs) have ...
A low power dynamic comparator for Successive Approximation (SAR) analog-to-digital converter (ADC) ...
High-speed low-power analog-to-digital converters (ADCs) find application in communication systems a...
Abstract: An offset cancellation technique for a SAR (successive approximation register) ADC switche...
This paper presents a high-speed and low-noise comparator implemented in a 28-nm bulk CMOS technolog...
AbstractThe data converters are prerequisite for digital processing of analog signals. SAR ADC is pr...
The Tanh transfer function of the differential pair operating in weak inversion is employed to imple...
An 11-bit 10 MS/s successive approximation register (SAR) analog-to-digital converter (ADC) is propo...
A 10b 42MS/s power-efficient successive-approximation-register (SAR) analog-to-digital converter (AD...
Comparators are utilised by Nyquist-rate and oversampling analog to digital converters (ADCs) to acc...
This report presents the summary of the work done during the Final Year Project titled “Adiabatic Co...
An 8b 1.2 GS/s single-channel Successive Approximation Register (SAR) ADC is implemented in 32 nm CM...
This thesis presents an improved ultra-low power 10-bit 1 kS/s successive approximation (SAR) analog...
This paper presents a high-speed successive approximation register (SAR) analog-to-digital converter...
This dissertation presents the design of three high-performance successive-approximation-register (S...
Graduation date: 2012Successive approximation register analog-to-digital converters (SAR ADCs) have ...