A return-to-zero (RZ) digital-to-analog converter (DAC) with a tri-state switching scheme is proposed in this paper. The proposed scheme provides a triple weight output for RZ operation by using a conventional differential current switch and simple pseudo-differential F/Fs. The RZ function is realized with only two additional transistors in each F/F cell, which results in a power dissipation increase of less than 5%. To verify the performance of the proposed method, a 10-bit RZ DAC is fabricated using standard 180-nm CMOS technology. Measured results show that the worst SFDR performances are 60 dBc and 55 dBc in the 1st and 2nd Nyquist bands, respectively, when operating at 650 MHz clock frequency. The total power consumption is 64 mW, and ...
Abstract—This paper proposes a 55 nm CMOS 12-bit cur-rent-steering video digital-to-analog converter...
\u3cp\u3eTo satisfy higher and higher transmission rate and broadband requirement of modern communic...
The main objective of this paper is to provide a thorough analysis of currently used modulation cont...
A return-to-zero (RZ) digital-to-analog converter (DAC) with a tri-state switching scheme is propose...
A 9 bit 11 GS/s DAC is presented that achieves an SFDR of more than 50 dB across Nyquist and IM3 bel...
Abstract—A digital random return-to-zero technique is pre-sented to improve the dynamic performance ...
CMOS digital-to-analog converter (DAC) for high-speed communication system applications. The propose...
This paper presents a design of a low-latency 12-bit linear tri-level current-steering digital-to-an...
High-speed digital-to-analog converter (DAC) is key component in instrument and automatic test equip...
This thesis is on power efficient very high-speed digital-to-analog converters (DACs) in CMOS techno...
A current-steering ternary DAC is proposed to reduce the power consumption and size while retaining ...
Abstract — A new family of single-switch three-phase highpower-factor rectifiers, which have continu...
This paper presents a six-bit current-steering digital-to-analogue converter (DAC), which optimises ...
Analysis and performance tradeoffs of an R-2R digital-to-analog converter with equal current switchi...
This is an author's peer-reviewed final manuscript, as accepted by the publisher. The published arti...
Abstract—This paper proposes a 55 nm CMOS 12-bit cur-rent-steering video digital-to-analog converter...
\u3cp\u3eTo satisfy higher and higher transmission rate and broadband requirement of modern communic...
The main objective of this paper is to provide a thorough analysis of currently used modulation cont...
A return-to-zero (RZ) digital-to-analog converter (DAC) with a tri-state switching scheme is propose...
A 9 bit 11 GS/s DAC is presented that achieves an SFDR of more than 50 dB across Nyquist and IM3 bel...
Abstract—A digital random return-to-zero technique is pre-sented to improve the dynamic performance ...
CMOS digital-to-analog converter (DAC) for high-speed communication system applications. The propose...
This paper presents a design of a low-latency 12-bit linear tri-level current-steering digital-to-an...
High-speed digital-to-analog converter (DAC) is key component in instrument and automatic test equip...
This thesis is on power efficient very high-speed digital-to-analog converters (DACs) in CMOS techno...
A current-steering ternary DAC is proposed to reduce the power consumption and size while retaining ...
Abstract — A new family of single-switch three-phase highpower-factor rectifiers, which have continu...
This paper presents a six-bit current-steering digital-to-analogue converter (DAC), which optimises ...
Analysis and performance tradeoffs of an R-2R digital-to-analog converter with equal current switchi...
This is an author's peer-reviewed final manuscript, as accepted by the publisher. The published arti...
Abstract—This paper proposes a 55 nm CMOS 12-bit cur-rent-steering video digital-to-analog converter...
\u3cp\u3eTo satisfy higher and higher transmission rate and broadband requirement of modern communic...
The main objective of this paper is to provide a thorough analysis of currently used modulation cont...