In recent years, performance improvements in sequential microprocessors have been limited by physical and technological factors. For this reason, alternative approaches for high performance execution have gained importance. One of them is based in the use of reconfigurable hardware, implemented using FPGAs. However, conventional methods for programming those devices are notoriously complex, usually based on hardware description languages such as VHDL and Verilog. This work presents the development of a compilation framework to support the translation of a loop, described in C language, into its corresponding version for synthesis in reconfigurable hardware. The optimized execution is based on the loop pipelining technique, which requires ad...
Circuitos aritméticos são parte fundamental de sistemas digitais, uma vez que cada porção de informa...
This paper presents a technique for automatic synthesis of high-performance FPGA-based computing mac...
This work proposes to utilize the high-level synthesis technique to implement a LDPC (Low-Density Pa...
O aumento no desempenho de processadores sequenciais tem sido limitado severamente por fatores físic...
Loop pipelining is a technique that may offer significant performance improvements, being employed n...
The physical limitations of silicon forced the industry to develop solutions that exploit the proces...
Com o aumento crescente das capacidades dos circuitos integrado e conseqüente complexidade das aplic...
Considerando a crescente demanda por desempenho em sistemas computacionais, a implementação de algor...
A computação reconfigurável tem se tornado cada vez mais importante em sistemas computacionais embar...
The continuous technology push on the semiconductor industry has led to the development of several a...
The increasing demand for energy efficient computing has endorsed the usage of Field-Programmable Ga...
Field-Programmable Gate Arrays (FPGAs) are becoming increasingly important in embedded and high-perf...
The increasing demand for high computational performance and massive data processing has driven the ...
This master thesis describes the "SOCAO" source-to-source compiler that translates C/C++ input sourc...
Nos últimos anos, houve um grande avanço na computação reconfigurável, em particular em hardware que...
Circuitos aritméticos são parte fundamental de sistemas digitais, uma vez que cada porção de informa...
This paper presents a technique for automatic synthesis of high-performance FPGA-based computing mac...
This work proposes to utilize the high-level synthesis technique to implement a LDPC (Low-Density Pa...
O aumento no desempenho de processadores sequenciais tem sido limitado severamente por fatores físic...
Loop pipelining is a technique that may offer significant performance improvements, being employed n...
The physical limitations of silicon forced the industry to develop solutions that exploit the proces...
Com o aumento crescente das capacidades dos circuitos integrado e conseqüente complexidade das aplic...
Considerando a crescente demanda por desempenho em sistemas computacionais, a implementação de algor...
A computação reconfigurável tem se tornado cada vez mais importante em sistemas computacionais embar...
The continuous technology push on the semiconductor industry has led to the development of several a...
The increasing demand for energy efficient computing has endorsed the usage of Field-Programmable Ga...
Field-Programmable Gate Arrays (FPGAs) are becoming increasingly important in embedded and high-perf...
The increasing demand for high computational performance and massive data processing has driven the ...
This master thesis describes the "SOCAO" source-to-source compiler that translates C/C++ input sourc...
Nos últimos anos, houve um grande avanço na computação reconfigurável, em particular em hardware que...
Circuitos aritméticos são parte fundamental de sistemas digitais, uma vez que cada porção de informa...
This paper presents a technique for automatic synthesis of high-performance FPGA-based computing mac...
This work proposes to utilize the high-level synthesis technique to implement a LDPC (Low-Density Pa...