As device dimensions continuously scale down in current MOS VLSI technology, statistical tolerances of process parameters become more significant. Thus, for circuit designers, it is essential to estimate the influence of such variations on circuit performances and to optimise the circuit so that the maximum yield is obtained. This paper presents an approach for parametric yield optimisation of MOS VLSI circuits, in which both the simulated annealing and gradient algorithms are combined to improve the computational efficiency. With respect to other methods the proposed approach can be considered more general and robust. In addition, it is able to take deterministic parameters into account and to solve multiobjective problems. To improve the ...
Monte-Carlo (MC) simulation is still the most commonly used technique for yield estimation of analog...
A new approach in hierarchical optimisation is presented, capable of optimising both the performance...
This paper presents a technique for performing analog design synthesis at circuit level providing fe...
As device dimensions continuously scale down in current MOS VLSI technology, statistical tolerances ...
In this paper a statistical design procedure for the parametric yield optimization based on Simulate...
A novel technique is proposed in this paper that achieves a yield optimized design from a set of opt...
With the increased significance of leakage power and performance variability, the yield of a design ...
An integrated circuits become increasingly complex, geometries smaller and smaller, it has become mo...
A new algorithm is presented that combines performance and variation objectives in a behavioural mod...
A new approach in hierarchical optimisation is presented which is capable of optimising both the per...
Many methods for the statistical design and analysis of integrated circuits have been proposed over ...
In nanometer complementary metal-oxide-semiconductor technologies, worst-case design methods and res...
In the manufacturing of VLSI circuits, engineering designs should take into consideration random var...
A conventional logic synthesis flow is composed of three separate phases: technologyindependent opti...
In the manufacturing of VLSI circuits, engineering designs should take into consideration random var...
Monte-Carlo (MC) simulation is still the most commonly used technique for yield estimation of analog...
A new approach in hierarchical optimisation is presented, capable of optimising both the performance...
This paper presents a technique for performing analog design synthesis at circuit level providing fe...
As device dimensions continuously scale down in current MOS VLSI technology, statistical tolerances ...
In this paper a statistical design procedure for the parametric yield optimization based on Simulate...
A novel technique is proposed in this paper that achieves a yield optimized design from a set of opt...
With the increased significance of leakage power and performance variability, the yield of a design ...
An integrated circuits become increasingly complex, geometries smaller and smaller, it has become mo...
A new algorithm is presented that combines performance and variation objectives in a behavioural mod...
A new approach in hierarchical optimisation is presented which is capable of optimising both the per...
Many methods for the statistical design and analysis of integrated circuits have been proposed over ...
In nanometer complementary metal-oxide-semiconductor technologies, worst-case design methods and res...
In the manufacturing of VLSI circuits, engineering designs should take into consideration random var...
A conventional logic synthesis flow is composed of three separate phases: technologyindependent opti...
In the manufacturing of VLSI circuits, engineering designs should take into consideration random var...
Monte-Carlo (MC) simulation is still the most commonly used technique for yield estimation of analog...
A new approach in hierarchical optimisation is presented, capable of optimising both the performance...
This paper presents a technique for performing analog design synthesis at circuit level providing fe...