The increasing complexity of modern System-on-Chip (SoC) platforms has revealed the need for methodologies that enable a rigorous engineering design process, based on a combination of Electronic System Level (ESL) description languages, and IP-core modeling and reuse. On the other hand, ESL modeling has faced designers with the same methodology problems encountered in the design of large computer programs. In this paper, we describe a SystemC-only IP-core design process, called IP PROCESS (IPP). IPP is inspired on two rigorous software engineering processes (RUP and XP), and on well-known hardware design standards (VSIA and RMM). The IPP Verification Methodology (IPV) is based on a careful refinement of the SystemC behavioral description to...
System-on-chip (SoC) designs provide integrated solutions to challenging design problems in the tele...
The unbelievable growth in the complexity of computer systems poses a difficult challenge on system ...
Intellectual property (IP) core design modularity and reuse in Very-Large-Scale-Integration (VLSI) s...
The current trend of systems on silicon is leading to System-on-Chips with embedded software and har...
This book describes the life cycle process of IP cores, from specification to production, including ...
Abstract—Huge new design challenges for system-on-chip (SoC) are the result of decreasing time-to-ma...
The integration of different Intellectual Property (IP) cores to modern System-on-Chip (SoC) designs...
Design simpli¯cation is becoming necessary to respect the target time-to-market of SoCs, and this go...
[[abstract]]IPCHINOOK is a design tool for distributed embedded systems. It gains leverage from the ...
Leading-edge systems-on-chip (SoC) being designed today could reach 20 Million gates and 0.5 to 1 GH...
This paper provides a realistic case study of using the previously introduced SIMPPL system architec...
As design complexity and density increases, functional verification becomes a critical issue to ensu...
The topic on platform-based system modeling has received a great deal of attention today. One of the...
Abstract — The importance of re-usable Intellectual Properties (IPs) cores is increasing due to the ...
Embedded software engineers are dealing with complex and large software codes, which will continue t...
System-on-chip (SoC) designs provide integrated solutions to challenging design problems in the tele...
The unbelievable growth in the complexity of computer systems poses a difficult challenge on system ...
Intellectual property (IP) core design modularity and reuse in Very-Large-Scale-Integration (VLSI) s...
The current trend of systems on silicon is leading to System-on-Chips with embedded software and har...
This book describes the life cycle process of IP cores, from specification to production, including ...
Abstract—Huge new design challenges for system-on-chip (SoC) are the result of decreasing time-to-ma...
The integration of different Intellectual Property (IP) cores to modern System-on-Chip (SoC) designs...
Design simpli¯cation is becoming necessary to respect the target time-to-market of SoCs, and this go...
[[abstract]]IPCHINOOK is a design tool for distributed embedded systems. It gains leverage from the ...
Leading-edge systems-on-chip (SoC) being designed today could reach 20 Million gates and 0.5 to 1 GH...
This paper provides a realistic case study of using the previously introduced SIMPPL system architec...
As design complexity and density increases, functional verification becomes a critical issue to ensu...
The topic on platform-based system modeling has received a great deal of attention today. One of the...
Abstract — The importance of re-usable Intellectual Properties (IPs) cores is increasing due to the ...
Embedded software engineers are dealing with complex and large software codes, which will continue t...
System-on-chip (SoC) designs provide integrated solutions to challenging design problems in the tele...
The unbelievable growth in the complexity of computer systems poses a difficult challenge on system ...
Intellectual property (IP) core design modularity and reuse in Very-Large-Scale-Integration (VLSI) s...