In application-specific SoCs, the irregularity of the topology ends up in a complex implementation of the routing algorithm, usually relying on routing tables implemented with memory structures. As system size increases, the routing table increases in size with non-negligible impact on power, area and latency overheads. In this paper we present a routing implementation for application-specific SoCs able to implement in an efficient manner (without requiring routing tables and using a small logic block in every switch) a routing algorithm in these irregular networks. The mechanism relies on a tool that maps the initial irregular topology of the SoC system into a logical regular structure where the mechanism can be applied. We provide details...
A Field-Programmable Gate Array (FPGA) is a (re)programmable logic device that implements multi-leve...
The high-performance computing domain is enriching with the inclusion of networks-on-chip (NoCs) as ...
FPGA place and route is time consuming, often serving as the major obstacle inhibiting a fast edit-c...
In application-specific SoCs, the irregularity of the topology ends up in a complex implementation o...
In application-specific SoCs, the irregularity of the topology ends up in a complex and customized i...
In application-specific SoCs the topology is usually irregular. In this paper we present a mapping t...
Abstract — Networks-on-Chip will serve as the central integration platform in future complex SoC des...
Chip multiprocessors (CMPs) are gaining momentum in the high-performance computing domain. Networks-...
The final publication is available at Springer via http://dx.doi.org/10.1007/s10766-010-0159-9Networ...
The design of NoCs for multi-core chips introduces new design constraints like power consumption, ar...
This book provides a single-source reference to routing algorithms for Networks-on-Chip (NoCs), as w...
Abstract—An efficient routing algorithm is important for large on-chip networks [network-on-chip (No...
Abstract—An efficient routing algorithm is important for large on-chip networks [network-on-chip (No...
Scalable Networks on Chips (NoCs) are needed to match the ever-increasing communication demands of l...
Many future embedded systems are likely to contain System-on-Chip solutions with on-chip networks an...
A Field-Programmable Gate Array (FPGA) is a (re)programmable logic device that implements multi-leve...
The high-performance computing domain is enriching with the inclusion of networks-on-chip (NoCs) as ...
FPGA place and route is time consuming, often serving as the major obstacle inhibiting a fast edit-c...
In application-specific SoCs, the irregularity of the topology ends up in a complex implementation o...
In application-specific SoCs, the irregularity of the topology ends up in a complex and customized i...
In application-specific SoCs the topology is usually irregular. In this paper we present a mapping t...
Abstract — Networks-on-Chip will serve as the central integration platform in future complex SoC des...
Chip multiprocessors (CMPs) are gaining momentum in the high-performance computing domain. Networks-...
The final publication is available at Springer via http://dx.doi.org/10.1007/s10766-010-0159-9Networ...
The design of NoCs for multi-core chips introduces new design constraints like power consumption, ar...
This book provides a single-source reference to routing algorithms for Networks-on-Chip (NoCs), as w...
Abstract—An efficient routing algorithm is important for large on-chip networks [network-on-chip (No...
Abstract—An efficient routing algorithm is important for large on-chip networks [network-on-chip (No...
Scalable Networks on Chips (NoCs) are needed to match the ever-increasing communication demands of l...
Many future embedded systems are likely to contain System-on-Chip solutions with on-chip networks an...
A Field-Programmable Gate Array (FPGA) is a (re)programmable logic device that implements multi-leve...
The high-performance computing domain is enriching with the inclusion of networks-on-chip (NoCs) as ...
FPGA place and route is time consuming, often serving as the major obstacle inhibiting a fast edit-c...