This paper presents a concept for an SDRAM controller targeting video processing platforms with dynamically reconfigurable processing units (RPUs). A priority-arbitration algorithm provides the required QoS and supports high bit-rate data streaming of multiple clients. Conforming to common video data structures the controller organizes the memory in partitions, frames, lines, and pixels. The raised level of abstraction drastically reduces the complexity of clients' addressing logic. Its uniform interface structure facilitates instantiations in systems with various clients. In addition to SDRAM controllers for regular applications, special demands of reconfigurable platforms have to be satisfied. The aim of this work is to minimize the numbe...
This book discusses the design and performance analysis of SDRAM controllers that cater to both real...
Ever-increasing demands for main memory bandwidth and memory speed/power tradeoff led to the introdu...
Multimedia applications such as video and image processing are often characterized by a large number...
Abstract—The huge SDRAM bandwidth requirement is an architectural bottleneck of video decoders. Besi...
allow system-on-a-chip (SoC) design to integrate heterogeneous control and computing functions into ...
Verifying real-time requirements of applications is increasingly complex on modern Systems-on-Chips ...
Verifying real-time requirements of applications is increas-ingly complex on modern Systems-on-Chips...
Abstract—Optimal utilization of a multi-channel memory, such as Wide IO DRAM, as shared memory in mu...
Memory requirements of intellectual property components (IP) in contemporary multi-processor systems...
In this paper, design of a real-time video frame differentiator based on an external memory interfac...
The architecture of the present video processing units in consumer systems is usually based on vario...
For cost reasons, the usage of SDRAM is preferred in HDTV SoC. However, accessing SDRAM is a complex...
Since a few years, flat screen TVs, such as LCD and plasma, has come to completelydominate the marke...
This book discusses the design and performance analysis of SDRAM controllers that cater to both real...
This book discusses the design and performance analysis of SDRAM controllers that cater to both real...
Ever-increasing demands for main memory bandwidth and memory speed/power tradeoff led to the introdu...
Multimedia applications such as video and image processing are often characterized by a large number...
Abstract—The huge SDRAM bandwidth requirement is an architectural bottleneck of video decoders. Besi...
allow system-on-a-chip (SoC) design to integrate heterogeneous control and computing functions into ...
Verifying real-time requirements of applications is increasingly complex on modern Systems-on-Chips ...
Verifying real-time requirements of applications is increas-ingly complex on modern Systems-on-Chips...
Abstract—Optimal utilization of a multi-channel memory, such as Wide IO DRAM, as shared memory in mu...
Memory requirements of intellectual property components (IP) in contemporary multi-processor systems...
In this paper, design of a real-time video frame differentiator based on an external memory interfac...
The architecture of the present video processing units in consumer systems is usually based on vario...
For cost reasons, the usage of SDRAM is preferred in HDTV SoC. However, accessing SDRAM is a complex...
Since a few years, flat screen TVs, such as LCD and plasma, has come to completelydominate the marke...
This book discusses the design and performance analysis of SDRAM controllers that cater to both real...
This book discusses the design and performance analysis of SDRAM controllers that cater to both real...
Ever-increasing demands for main memory bandwidth and memory speed/power tradeoff led to the introdu...
Multimedia applications such as video and image processing are often characterized by a large number...