This thesis describes a comprehensive, simulation based scaling study – including device design, performance characterization, and the impact of statistical variability – on deca-nanometer bulk MOSFETs. After careful calibration of fabrication processes and electrical characteristics for n- and p-MOSFETs with 35 nm physical gate length, 1 nm EOT and stress engineering, the simulated devices closely match the performance of contemporary 45 nm CMOS technologies. Scaling to 25 nm, 18 nm and 13 nm gate length n and p devices follows generalized scaling rules, augmented by physically realistic constraints and the introduction of high-k/metal-gate stacks. The scaled devices attain the performance stipulated by the ITRS. Device a.c. performance is...
Abstract - Device scaling is directly responsible for Moore’s law and has enabled remarkable improve...
Charge trapping at the channel interface is a fundamental issue that adversely affects the reliabili...
According to Moore‟s Law, the no of transistors in an IC chip doubles every 18 months. This leads in...
This thesis describes a comprehensive, simulation based scaling study – including device design, per...
This thesis describes a comprehensive, simulation based scaling study – including device design, per...
The core of this thesis is a thorough investigation of the scaling properties of conventional nano-C...
Intrinsic parameter fluctuations have become a serious obstacle to the continued scaling of MOSFET d...
The growing variability of electrical characteristics is a major issue associated with continuous do...
As devices are scaled to gate lengths of sub 100 nm the effects of intrinsic parameter fluctuations ...
As devices are scaled to gate lengths of sub 100 nm the effects of intrinsic parameter fluctuations ...
Intrinsic parameter fluctuations introduced by discreteness of charge and matter will play an increa...
Gate leakage variability in nano-scale CMOS devices is investigated through advanced modelling and s...
The growing variability of electrical characteristics is a major issue associated with continuous do...
Gate leakage variability in nano-scale CMOS devices is investigated through advanced modelling and s...
Gate leakage variability in nano-scale CMOS devices is investigated through advanced modelling and s...
Abstract - Device scaling is directly responsible for Moore’s law and has enabled remarkable improve...
Charge trapping at the channel interface is a fundamental issue that adversely affects the reliabili...
According to Moore‟s Law, the no of transistors in an IC chip doubles every 18 months. This leads in...
This thesis describes a comprehensive, simulation based scaling study – including device design, per...
This thesis describes a comprehensive, simulation based scaling study – including device design, per...
The core of this thesis is a thorough investigation of the scaling properties of conventional nano-C...
Intrinsic parameter fluctuations have become a serious obstacle to the continued scaling of MOSFET d...
The growing variability of electrical characteristics is a major issue associated with continuous do...
As devices are scaled to gate lengths of sub 100 nm the effects of intrinsic parameter fluctuations ...
As devices are scaled to gate lengths of sub 100 nm the effects of intrinsic parameter fluctuations ...
Intrinsic parameter fluctuations introduced by discreteness of charge and matter will play an increa...
Gate leakage variability in nano-scale CMOS devices is investigated through advanced modelling and s...
The growing variability of electrical characteristics is a major issue associated with continuous do...
Gate leakage variability in nano-scale CMOS devices is investigated through advanced modelling and s...
Gate leakage variability in nano-scale CMOS devices is investigated through advanced modelling and s...
Abstract - Device scaling is directly responsible for Moore’s law and has enabled remarkable improve...
Charge trapping at the channel interface is a fundamental issue that adversely affects the reliabili...
According to Moore‟s Law, the no of transistors in an IC chip doubles every 18 months. This leads in...