Multitasking on reconfigurable logic can achieve very high silicon reusability. However, configuration latency is a major limitation and it can largely degrade the system performance. One reason is that tasks can run in parallel but configurations of the tasks can be done only in sequence. This work presents a novel configuration model to enable configuration parallelism. It consists of multiple homogeneous tiles and each tile has its own configuration SRAM that can be individually accessed. Thus multiple configuration controllers can load tasks in parallel and more speedups can be achieved. We used a prefetch scheduling technique to evaluate the model with randomly generated tasks. The experiment results reveal that in average using multip...
The main goal of this project is to develop a framework of techniques to allow efficient hardware mu...
In this paper, an approach that uses dynamic voltage scaling (DVS) to reduce the configuration energ...
Run-time reconfigurable logic is a very attractive alterative in the design of SoC. However, configu...
This work presents a novel run-time reconfiguration model. It uses multiple configuration controller...
Dynamically reconfigurable hardware (DRHW) not only has high silicon reusability, but it can also de...
Summarization: Partial reconfiguration suffers from the inherent high latency and low throughput whi...
Run-time reconfigurable logic is an interesting design alterative in SoC design because it can simul...
Runtime reconfigurable systems built upon devices with partial reconfiguration can provide reduction...
In this paper, we present a novel solution to the problem of configuration management for multi-cont...
Reconfigurable systems have been shown to achieve very high computational performance. However, the ...
Dynamically reconfigurable hardware is a promising technology that combines in the same device both ...
Summarization: Partial reconfiguration (PR) of FPGAs can be used to dynamically extend and adapt the...
Summarization: Partial reconfiguration (PR) of FPGAs can be used to dynamically extend and adapt the...
This report addresses the problem of minimizing the average execution time of an application, based ...
Aim of this paper is to define a scheduling of the task graph of an application that minimizes its t...
The main goal of this project is to develop a framework of techniques to allow efficient hardware mu...
In this paper, an approach that uses dynamic voltage scaling (DVS) to reduce the configuration energ...
Run-time reconfigurable logic is a very attractive alterative in the design of SoC. However, configu...
This work presents a novel run-time reconfiguration model. It uses multiple configuration controller...
Dynamically reconfigurable hardware (DRHW) not only has high silicon reusability, but it can also de...
Summarization: Partial reconfiguration suffers from the inherent high latency and low throughput whi...
Run-time reconfigurable logic is an interesting design alterative in SoC design because it can simul...
Runtime reconfigurable systems built upon devices with partial reconfiguration can provide reduction...
In this paper, we present a novel solution to the problem of configuration management for multi-cont...
Reconfigurable systems have been shown to achieve very high computational performance. However, the ...
Dynamically reconfigurable hardware is a promising technology that combines in the same device both ...
Summarization: Partial reconfiguration (PR) of FPGAs can be used to dynamically extend and adapt the...
Summarization: Partial reconfiguration (PR) of FPGAs can be used to dynamically extend and adapt the...
This report addresses the problem of minimizing the average execution time of an application, based ...
Aim of this paper is to define a scheduling of the task graph of an application that minimizes its t...
The main goal of this project is to develop a framework of techniques to allow efficient hardware mu...
In this paper, an approach that uses dynamic voltage scaling (DVS) to reduce the configuration energ...
Run-time reconfigurable logic is a very attractive alterative in the design of SoC. However, configu...