The increased performance from technology scaling makes it feasible to operate digital circuits at ultra-low voltages without the significant performance limitation of earlier process generations. The theoretical minimum energy point resides in near-threshold voltages in current processes, but device and environment variations make it a challenge to operate the circuits reliably. This paper presents an ASIC implementation of a 32-bit RISC CPU in 28nm CMOS employing timing-error prevention with clock stretching to enable it to operate with minimal safety margins while maximizing energy efficiency. Measurements show 3.15pJ/cyc energy consumption at 400mV/2.4MHz, which corresponds to 39% energy savings and 83% EDP reduction compared to operati...
Abstract: This paper presents the first known timing-error detection (TED) microprocessor able to op...
An old adage says, “If you’re not failing some of the time, you’re not trying hard enough. ” To addr...
Digital circuits operating in the sub-threshold regime are able to perform minimum energy operation ...
The increased performance from technology scaling makes it feasible to operate digital circuits at u...
To minimize energy consumption of a digital circuit, logic can be operated at sub- or near-threshold...
To minimize energy consumption of a digital circuit, logic can be operated at sub- or near-threshold...
To minimize energy consumption of a digital circuit, logic can be operated at sub- or near-threshold...
This work presents a near-threshold operating voltage timing error detecting 32-bit microcontroller ...
As complexity increases and gate sizes shrink for monolithic, mixed-signal integrated circuit (IC) t...
This paper presents a timing error masking-aware ARM Cortex M0 microcontroller system. Timing errors...
46th European Solid-State Circuits Conference (ESSCIRC), Lausanne, SWITZERLAND, SEP 13-15, 2016Inter...
This paper discusses a timing error masking-aware ARM Cortex M0 microcontroller system. Through in-p...
Thesis (Ph.D.)--University of Washington, 2019Ensuring high performance and low-power is the goal fo...
This paper presents the first known timing-error detection (TED) microprocessor able to operate in s...
Lütkemeier S, Jungeblut T, Berge HKO, Aunet S, Porrmann M, Rückert U. A 65 nm 32 b Subthreshold Proc...
Abstract: This paper presents the first known timing-error detection (TED) microprocessor able to op...
An old adage says, “If you’re not failing some of the time, you’re not trying hard enough. ” To addr...
Digital circuits operating in the sub-threshold regime are able to perform minimum energy operation ...
The increased performance from technology scaling makes it feasible to operate digital circuits at u...
To minimize energy consumption of a digital circuit, logic can be operated at sub- or near-threshold...
To minimize energy consumption of a digital circuit, logic can be operated at sub- or near-threshold...
To minimize energy consumption of a digital circuit, logic can be operated at sub- or near-threshold...
This work presents a near-threshold operating voltage timing error detecting 32-bit microcontroller ...
As complexity increases and gate sizes shrink for monolithic, mixed-signal integrated circuit (IC) t...
This paper presents a timing error masking-aware ARM Cortex M0 microcontroller system. Timing errors...
46th European Solid-State Circuits Conference (ESSCIRC), Lausanne, SWITZERLAND, SEP 13-15, 2016Inter...
This paper discusses a timing error masking-aware ARM Cortex M0 microcontroller system. Through in-p...
Thesis (Ph.D.)--University of Washington, 2019Ensuring high performance and low-power is the goal fo...
This paper presents the first known timing-error detection (TED) microprocessor able to operate in s...
Lütkemeier S, Jungeblut T, Berge HKO, Aunet S, Porrmann M, Rückert U. A 65 nm 32 b Subthreshold Proc...
Abstract: This paper presents the first known timing-error detection (TED) microprocessor able to op...
An old adage says, “If you’re not failing some of the time, you’re not trying hard enough. ” To addr...
Digital circuits operating in the sub-threshold regime are able to perform minimum energy operation ...