While technology scaling has presented many new and exciting opportunities, new design challenges have arisen due to increased density, and delay and power variations. High level synthesis has been touted as a solution to these problems, as it can significantly reduce the number of man hours required for a design by raising the level of abstraction. In this paper, we propose a new variation-aware high-level synthesis binding/module selection algorithm, named FastYield, which takes into consideration multiplexers, functional units, registers, and interconnects. Additionally, FastYield connects with the lower levels of the design hierarchy through its inclusion of a timing driven floorplanner guided by a statistical static timing analysis (SS...
The inevitable fluctuation in fabrication processes re-sults in LSI chips with various critical path...
This thesis proposes optimisation methods for improving the timing performance of digital circuits ...
This paper proposes a new module selection algorithm for high-level synthesis. The algorithm uses an...
While technology scaling has presented many new and exciting opportunities, new design challenges ha...
While technology scaling has presented many new and exciting opportunities, new design challenges ha...
Meeting timing constraint is one of the most important issues for modern design automation tools. Th...
Abstract—Increasing delay and power variation are significant chal-lenges to the designers as techno...
The move to deep submicron processes has brought about new problems that designers must contend with...
This paper describes a method for incorporating layout parameters to better meet performance contrai...
[[abstract]]Delay variation factors are often statistic in nature. Here, we review and compare three...
The ever-increasing chip power dissipation in SoCs has imposed great challenges on today’s circuit d...
High level synthesis (HLS) using C/C++ has increasingly become a critical step in the realization of...
Since manufacturing processes inherently fluctuate, LSI chips which are produced from the same desig...
Increased design complexity and time-to-market pressure in the integrated circuit (IC) industry call...
In high level synthesis, module selection, scheduling, and resource binding are inter-dependent task...
The inevitable fluctuation in fabrication processes re-sults in LSI chips with various critical path...
This thesis proposes optimisation methods for improving the timing performance of digital circuits ...
This paper proposes a new module selection algorithm for high-level synthesis. The algorithm uses an...
While technology scaling has presented many new and exciting opportunities, new design challenges ha...
While technology scaling has presented many new and exciting opportunities, new design challenges ha...
Meeting timing constraint is one of the most important issues for modern design automation tools. Th...
Abstract—Increasing delay and power variation are significant chal-lenges to the designers as techno...
The move to deep submicron processes has brought about new problems that designers must contend with...
This paper describes a method for incorporating layout parameters to better meet performance contrai...
[[abstract]]Delay variation factors are often statistic in nature. Here, we review and compare three...
The ever-increasing chip power dissipation in SoCs has imposed great challenges on today’s circuit d...
High level synthesis (HLS) using C/C++ has increasingly become a critical step in the realization of...
Since manufacturing processes inherently fluctuate, LSI chips which are produced from the same desig...
Increased design complexity and time-to-market pressure in the integrated circuit (IC) industry call...
In high level synthesis, module selection, scheduling, and resource binding are inter-dependent task...
The inevitable fluctuation in fabrication processes re-sults in LSI chips with various critical path...
This thesis proposes optimisation methods for improving the timing performance of digital circuits ...
This paper proposes a new module selection algorithm for high-level synthesis. The algorithm uses an...