A typical verification intellectual property (VIP) of a bus protocol such as ARM advanced micro-controller bus architecture (AMBA) or PCI consists of a set of assertions and associated verification aids such as test-benches, design-ware models and coverage metrics. While several languages have been formalized for specifying assertions (examples include Open-Vera Assertions, Sugar, ForSpec, System Verilog Assertions, etc.), it is widely accepted that the tasks of writing protocol-compliant models and test-benches that produce protocol compliant stimuli are also tasks of equal importance. In this paper, we present a platform for high-level specification of a bus protocol in a hierarchical manner and an automated methodology for generating a v...
We describe how system design consistency can be maintained across multiple levels of design abstrac...
In today’s world, more and more functionalities in the form of IP cores are integrated into a single...
The SoC design faces a gap between the production capabilities and time to market pressures. The des...
A typical verification IP (VIP) of a bus protocol such as ARM AMBA or PCI consists of a set of asser...
Abstract — The importance of re-usable Intellectual Properties (IPs) cores is increasing due to the ...
Advanced microcontroller bus architecture (AMBA) protocol family provides a metric-driven verificati...
Abstract. The pressure to create a working System on Chip design as early as possible leads designer...
This master thesis is performed on behalf of the Swedish technology company Ericsson and is meant to...
The use of AMBA-based buses is ubiquitous in today’s System On Chips (SoC). Verification IPs (...
Abstract: System on a Chip (SoC) design has become more and more complexly, because difference funct...
Bus based system-on-a-Chip (SoC) design has become the major integrated methodology for shortening S...
We describe a methodology for verifying system-on-chip designs. In our methodology, the problem of v...
technical reportThe Virtual Sockets Interface Alliance (VSIA) recently released the Virtual Componen...
Abstract: This paper describes an e Verification Component (eVC) that has been used in the verificat...
Before any IC is fabricated it is desired to check whether the required functionalities are preserve...
We describe how system design consistency can be maintained across multiple levels of design abstrac...
In today’s world, more and more functionalities in the form of IP cores are integrated into a single...
The SoC design faces a gap between the production capabilities and time to market pressures. The des...
A typical verification IP (VIP) of a bus protocol such as ARM AMBA or PCI consists of a set of asser...
Abstract — The importance of re-usable Intellectual Properties (IPs) cores is increasing due to the ...
Advanced microcontroller bus architecture (AMBA) protocol family provides a metric-driven verificati...
Abstract. The pressure to create a working System on Chip design as early as possible leads designer...
This master thesis is performed on behalf of the Swedish technology company Ericsson and is meant to...
The use of AMBA-based buses is ubiquitous in today’s System On Chips (SoC). Verification IPs (...
Abstract: System on a Chip (SoC) design has become more and more complexly, because difference funct...
Bus based system-on-a-Chip (SoC) design has become the major integrated methodology for shortening S...
We describe a methodology for verifying system-on-chip designs. In our methodology, the problem of v...
technical reportThe Virtual Sockets Interface Alliance (VSIA) recently released the Virtual Componen...
Abstract: This paper describes an e Verification Component (eVC) that has been used in the verificat...
Before any IC is fabricated it is desired to check whether the required functionalities are preserve...
We describe how system design consistency can be maintained across multiple levels of design abstrac...
In today’s world, more and more functionalities in the form of IP cores are integrated into a single...
The SoC design faces a gap between the production capabilities and time to market pressures. The des...