The spring scheduling coprocessor is a novel very large scale integration (VLSI) accelerator for multiprocessor real-time systems. The coprocessor can be used for static as well as online scheduling. Many different policies and their combinations can be used (e.g., earliest deadline first, highest value first, or resource-oriented policies such as earliest available time first). In this paper, we describe a coprocessor architecture, a CMOS implementation, an implementation of the host/coprocessor interface and a study of the overall performance improvement. We show that the current VLSI chip speeds up the main portion of the scheduling operation by over three orders of magnitude. We also present an overall system improvement analysis by acc...
A hardware scheduler is developed to improve real-time performance of soft-core processor based comp...
This paper describes and evaluates operating system support for on-line scheduling of real-time tas...
This article presents an efficient hardware architecture of EDF-based task scheduler, which is suita...
We present a novel VLSI co-processor for real-time multiprocessor scheduling. The co-processor can b...
This paper presents a new ASIC design of a coprocessor that performs process scheduling for embedded...
For real-time streaming applications such as video decoding, the rate of the application is very imp...
AbstractIn Dynamic Data-Driven Application Systems, applications must dynamically adapt their behavi...
With the proliferation of multi-processor core systems, parallel programming imposes a difficult cha...
Scheduling algorithms are a governing part of real-time sys-tems and there exists many different sch...
Scheduling time impact on system performance increases especially when using dynamic priority algori...
The use of a centralised planning scheduler in fieldbus-based systems requiring real-time operation ...
The use of a centralised planning scheduler in fieldbus- based systems requiring real-time operation...
HPC industry demands more computing units on FPGAs, to enhance the performance by using task/data pa...
The new generation of multicore processors opens new perspectives for the design of embedded systems...
Summarization: In this paper, we describe the architecture of the scheduling components integrated i...
A hardware scheduler is developed to improve real-time performance of soft-core processor based comp...
This paper describes and evaluates operating system support for on-line scheduling of real-time tas...
This article presents an efficient hardware architecture of EDF-based task scheduler, which is suita...
We present a novel VLSI co-processor for real-time multiprocessor scheduling. The co-processor can b...
This paper presents a new ASIC design of a coprocessor that performs process scheduling for embedded...
For real-time streaming applications such as video decoding, the rate of the application is very imp...
AbstractIn Dynamic Data-Driven Application Systems, applications must dynamically adapt their behavi...
With the proliferation of multi-processor core systems, parallel programming imposes a difficult cha...
Scheduling algorithms are a governing part of real-time sys-tems and there exists many different sch...
Scheduling time impact on system performance increases especially when using dynamic priority algori...
The use of a centralised planning scheduler in fieldbus-based systems requiring real-time operation ...
The use of a centralised planning scheduler in fieldbus- based systems requiring real-time operation...
HPC industry demands more computing units on FPGAs, to enhance the performance by using task/data pa...
The new generation of multicore processors opens new perspectives for the design of embedded systems...
Summarization: In this paper, we describe the architecture of the scheduling components integrated i...
A hardware scheduler is developed to improve real-time performance of soft-core processor based comp...
This paper describes and evaluates operating system support for on-line scheduling of real-time tas...
This article presents an efficient hardware architecture of EDF-based task scheduler, which is suita...