This paper proposes a technique for creating a combinational logic network with an output that signals when all other outputs have stabilized. The method is based on dual-rail encoding, and guarantees low timing overhead and reasonable area and power overhead. We discuss various scenarios in which completion detection can be used to measure the delay of a synchronous circuit at fabrication time or at run time, and of an asynchronous circuit at run time. We conclude by showing, on a large set of benchmarks, the effectiveness of the proposed technique.Peer Reviewe
A new data capturing technique for a potentially coupled bus of lines is proposed that always accomm...
A new data capturing technique for a potentially coupled bus of lines is proposed that always accomm...
With the advent of mobile electronics requiring ever more computing power from a limited energy supp...
This paper proposes a technique for creating a combinational logic network with an output that signa...
This paper proposes a technique for creating a combinational logic network with an output that signa...
A new method for designing single rail asynchronous circuits is studied. It utilises additional circ...
Abstract. A synthesis flow oriented on producing the delay-insensitive dual-rail asynchronous logic ...
A synthesis flow oriented on producing the delay-insensitive dual-rail asynchronous logic is propose...
In this article, an alternative approach to detecting the computation completion of combinatorial bl...
Due to the character of the original source materials and the nature of batch digitization, quality ...
Estimation of the delay of a Boolean function from its functional description is an important step t...
Estimation of the delay of a Boolean function from its functional description is an important step t...
Asynchronous circuit design has been long regarded as a way for solving the problems of synchronous ...
It is well known that single-rail, bundled-delay cir-cuits provide good area eficiency but it can be...
We present a novel gate-level timing verification method that determines if a combinational circuit ...
A new data capturing technique for a potentially coupled bus of lines is proposed that always accomm...
A new data capturing technique for a potentially coupled bus of lines is proposed that always accomm...
With the advent of mobile electronics requiring ever more computing power from a limited energy supp...
This paper proposes a technique for creating a combinational logic network with an output that signa...
This paper proposes a technique for creating a combinational logic network with an output that signa...
A new method for designing single rail asynchronous circuits is studied. It utilises additional circ...
Abstract. A synthesis flow oriented on producing the delay-insensitive dual-rail asynchronous logic ...
A synthesis flow oriented on producing the delay-insensitive dual-rail asynchronous logic is propose...
In this article, an alternative approach to detecting the computation completion of combinatorial bl...
Due to the character of the original source materials and the nature of batch digitization, quality ...
Estimation of the delay of a Boolean function from its functional description is an important step t...
Estimation of the delay of a Boolean function from its functional description is an important step t...
Asynchronous circuit design has been long regarded as a way for solving the problems of synchronous ...
It is well known that single-rail, bundled-delay cir-cuits provide good area eficiency but it can be...
We present a novel gate-level timing verification method that determines if a combinational circuit ...
A new data capturing technique for a potentially coupled bus of lines is proposed that always accomm...
A new data capturing technique for a potentially coupled bus of lines is proposed that always accomm...
With the advent of mobile electronics requiring ever more computing power from a limited energy supp...