The verification of a n-stage pulse-driven IPCMOS pipeline, for any n>0, is presented. The complexity of the system is 32n transistors and delay information is provided at the level of transistor The correctness of the circuit highly depends on the timed behavior of its components and the environment. To verify the system, three techniques have been combined: (1) relative-timing-based verification from absolute timing information, (2) assume-guarantee reasoning to verify untimed abstractions of timed components and (3) mathematical induction to verify pipelines of any length. Even though the circuit can interact with pulse-driven environments, the internal behavior between stages commits a handshake protocol that enables the use of untimed ...
Journal ArticleAbstract-This paper presents a method to address state explosion in timed-circuit ver...
Abstract—Correct interaction of asynchronous protocols re-quires verification. Timed asynchronous pr...
International audienceThe verification of timed digital circuits is an important issue. These circui...
The verification of a n-stage pulse-driven IPCMOS pipeline, for any n>0, is presented. The complexit...
The incorporation of timing makes circuit verification computationally expensive. This paper propose...
Journal ArticleAbstract-Recent design examples have shown that significant performance gains are rea...
This thesis addresses the problem of behavioural identification and timingverification for asynchron...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
We propose a novel technique for modeling and verify-ing timed circuits based on the notion of gener...
This thesis concerns the problem of timing verification and synthesis of circuits for robust delay f...
pre-printCorrect interaction of asynchronous protocols re- quires verification. Timed asynchronous p...
In this paper, we address the problem of verification of pulsegate circuits. These circuits enable t...
Journal ArticleCorrect interaction of asynchronous hardware protocols requires verification. Perform...
We introduce a new method of verifying the timing of custom CMOS circuits. Due to the exponential nu...
Journal ArticleThis paper presents a method to address state explosion in timed circuit verificatio...
Journal ArticleAbstract-This paper presents a method to address state explosion in timed-circuit ver...
Abstract—Correct interaction of asynchronous protocols re-quires verification. Timed asynchronous pr...
International audienceThe verification of timed digital circuits is an important issue. These circui...
The verification of a n-stage pulse-driven IPCMOS pipeline, for any n>0, is presented. The complexit...
The incorporation of timing makes circuit verification computationally expensive. This paper propose...
Journal ArticleAbstract-Recent design examples have shown that significant performance gains are rea...
This thesis addresses the problem of behavioural identification and timingverification for asynchron...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
We propose a novel technique for modeling and verify-ing timed circuits based on the notion of gener...
This thesis concerns the problem of timing verification and synthesis of circuits for robust delay f...
pre-printCorrect interaction of asynchronous protocols re- quires verification. Timed asynchronous p...
In this paper, we address the problem of verification of pulsegate circuits. These circuits enable t...
Journal ArticleCorrect interaction of asynchronous hardware protocols requires verification. Perform...
We introduce a new method of verifying the timing of custom CMOS circuits. Due to the exponential nu...
Journal ArticleThis paper presents a method to address state explosion in timed circuit verificatio...
Journal ArticleAbstract-This paper presents a method to address state explosion in timed-circuit ver...
Abstract—Correct interaction of asynchronous protocols re-quires verification. Timed asynchronous pr...
International audienceThe verification of timed digital circuits is an important issue. These circui...