The incorporation of timing makes circuit verification computationally expensive. This paper proposes a new approach for the verification of timed circuits. Rather than calculating the exact timed stare space, a conservative overestimation that fulfills the property under verification is derived. Timing analysis with absolute delays is efficiently performed at the level of event structures and transformed into a set of relative timing constraints. With this approach, conventional symbolic techniques for reachability analysis can be efficiently combined with timing analysis. Moreover the set of timing constraints used to prove the correctness of the circuit can also be reported for backannotation purposes. Some preliminary results obtained b...
Verification of timed temporal properties of a circuit is a computationally complex problem both in ...
Journal ArticleAbstract-Recent design examples have shown that significant performance gains are rea...
Journal ArticleThis paper presents an efficient method for verifying hazard freedom in timed asynchr...
The incorporation of timing makes circuit verification computationally expensive. This paper propose...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
We propose a novel technique for modeling and verify-ing timed circuits based on the notion of gener...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
We propose a novel technique for modeling and verify-ing timed circuits based on the notion of gener...
Abstract — Verifying timed circuits is a complex problem even when the delays of the system are fixe...
Aggressive timed circuits, including synchronous and asynchronous self-resetting circuits, are parti...
There is a well recognized need for accurate timing verification tools. Such tools, however, are sus...
There is a well recognized need for accurate timing verification tools. Such tools, however, are sus...
Verification of timed temporal properties of a circuit is a computationally complex problem both in ...
Verification of timed temporal properties of a circuit is a computationally complex problem both in ...
Journal ArticleAbstract-Recent design examples have shown that significant performance gains are rea...
Journal ArticleThis paper presents an efficient method for verifying hazard freedom in timed asynchr...
The incorporation of timing makes circuit verification computationally expensive. This paper propose...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
We propose a novel technique for modeling and verify-ing timed circuits based on the notion of gener...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
Verifying timed circuits is a complex problem even when the delays of the system are fixed. This pap...
We propose a novel technique for modeling and verify-ing timed circuits based on the notion of gener...
Abstract — Verifying timed circuits is a complex problem even when the delays of the system are fixe...
Aggressive timed circuits, including synchronous and asynchronous self-resetting circuits, are parti...
There is a well recognized need for accurate timing verification tools. Such tools, however, are sus...
There is a well recognized need for accurate timing verification tools. Such tools, however, are sus...
Verification of timed temporal properties of a circuit is a computationally complex problem both in ...
Verification of timed temporal properties of a circuit is a computationally complex problem both in ...
Journal ArticleAbstract-Recent design examples have shown that significant performance gains are rea...
Journal ArticleThis paper presents an efficient method for verifying hazard freedom in timed asynchr...