How much margin do we have to add to the delay lines of a bundled-data circuit? This paper is an attempt to give a methodical answer to this question, taking into account all sources of variability and the existing EDA machinery for timing analysis and sign-off. The paper is based on the study of the margins of a ring oscillator that substitutes a PLL as clock generator. A timing model is proposed that shows that a 12% margin for delay lines can be sufficient to cover variability in a 65nm technology. In a typical scenario, performance and energy improvements between 15% and 35% can be obtained by using a ring oscillator instead of a PLL. The paper concludes that a synchronous circuit with a ring oscillator clock shows similar benefits in p...
© 2019 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Project (M.S., Electrical and Electronic Engineering)--California State University, Sacramento, 2014...
Abstract—A new delay generator based on a series of coupled ring oscillators has been developed; it ...
How much margin do we have to add to the delay lines of a bundled-data circuit? This paper is an att...
This project proposes to substitute the Clock of a circuit for a Ring Oscillator. This Ring Oscillat...
Les oscillateurs sont des blocs qui figurent dans presque tous les circuits. En effet,ils sont utili...
Technology scaling enables lower supply voltages, but also increases power density of integrated cir...
© 2015 IEEE.Personal use of this material is permitted. Permission from IEEE must be obtained for al...
A common voltage-controlled oscillator (VCO) architecture used in the phase locked loop (PLL) is the...
This paper shows that, for a given power budget, a practical phase-locked loop (PLL)-based clock mul...
ISBN 978-1-61284-646-0International audienceSelf-timed rings (STR) are promising approach for design...
A common voltage-controlled oscillator (VCO) architecture used in the phase locked loop (PLL) is the...
Based on a worst case analysis, clocking schemes for high-performance systems are analyzed. These ar...
Abstract — This paper describes a performance comparison of two PLLs for clock generation using a ri...
This thesis presents an analytical framework and circuit solutions to a host of timing problems that...
© 2019 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Project (M.S., Electrical and Electronic Engineering)--California State University, Sacramento, 2014...
Abstract—A new delay generator based on a series of coupled ring oscillators has been developed; it ...
How much margin do we have to add to the delay lines of a bundled-data circuit? This paper is an att...
This project proposes to substitute the Clock of a circuit for a Ring Oscillator. This Ring Oscillat...
Les oscillateurs sont des blocs qui figurent dans presque tous les circuits. En effet,ils sont utili...
Technology scaling enables lower supply voltages, but also increases power density of integrated cir...
© 2015 IEEE.Personal use of this material is permitted. Permission from IEEE must be obtained for al...
A common voltage-controlled oscillator (VCO) architecture used in the phase locked loop (PLL) is the...
This paper shows that, for a given power budget, a practical phase-locked loop (PLL)-based clock mul...
ISBN 978-1-61284-646-0International audienceSelf-timed rings (STR) are promising approach for design...
A common voltage-controlled oscillator (VCO) architecture used in the phase locked loop (PLL) is the...
Based on a worst case analysis, clocking schemes for high-performance systems are analyzed. These ar...
Abstract — This paper describes a performance comparison of two PLLs for clock generation using a ri...
This thesis presents an analytical framework and circuit solutions to a host of timing problems that...
© 2019 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for a...
Project (M.S., Electrical and Electronic Engineering)--California State University, Sacramento, 2014...
Abstract—A new delay generator based on a series of coupled ring oscillators has been developed; it ...