An all-digital self-adaptive clock generation system capable of adapt the clock frequency to compensate the effects of PVTA variations on the IC propagation delay and satisfy an externally set propagation length condition is presented. The design uses time-to-digital converters (TDCs) to measure the propagation length and a variable length ring oscillator (VLRO) to synthesize the clock signal. The VLRO naturally adapts its frequency to the PVTA variations suffered by its logic gates while the TDCs are used to track these variations across the chip and modify the VLRO length in order to adapt the clock frequency to them. The system measurements, for a 45nm FPGA, show that it adapts the VLRO length, and therefore the clock frequency, to satis...
textA digital logic circuit tends to become slower if the voltage (VDD) level drops below the normal...
International audienceIn classical synchronous designs, supply voltage droops can be handled by acco...
This paper presents a continuous voltage and frequency scaling approach achieving lower transition (...
An all-digital self-adaptive clock generation system capable of adapt the clock frequency to compens...
An all-digital self-adaptive clock generation system capable of autonomously adapt the clock frequen...
Over the last few years, considerable variability in deep submicron integrated circuits has become a...
Simultaneous switching noise has become an important issue due to its signal integrity and timing im...
In this work we propose a self-adaptive clock based on a ring oscillator as the solution for the in...
This brief presents a simple all-digital variable-length ring oscillator (VLRO) design that is capab...
International audienceThis paper proposes a new architecture of a time-to-digital converter (TDC) ba...
A Time-to-Digital Converter (TDC) is widely used in applications that need to measure the time inter...
[[abstract]]This work presents a clock generator with cascaded dynamic frequency counting (DFC) loop...
AbstractIn order to obtain clocks needed for high speed, high-density designs, dedicated FPGA clock ...
Abstract—This work presents a clock generator with cascaded dynamic frequency counting (DFC) loops f...
University of Minnesota Ph.D. dissertation. December 2014. Major: Electrical/Computer Engineering. A...
textA digital logic circuit tends to become slower if the voltage (VDD) level drops below the normal...
International audienceIn classical synchronous designs, supply voltage droops can be handled by acco...
This paper presents a continuous voltage and frequency scaling approach achieving lower transition (...
An all-digital self-adaptive clock generation system capable of adapt the clock frequency to compens...
An all-digital self-adaptive clock generation system capable of autonomously adapt the clock frequen...
Over the last few years, considerable variability in deep submicron integrated circuits has become a...
Simultaneous switching noise has become an important issue due to its signal integrity and timing im...
In this work we propose a self-adaptive clock based on a ring oscillator as the solution for the in...
This brief presents a simple all-digital variable-length ring oscillator (VLRO) design that is capab...
International audienceThis paper proposes a new architecture of a time-to-digital converter (TDC) ba...
A Time-to-Digital Converter (TDC) is widely used in applications that need to measure the time inter...
[[abstract]]This work presents a clock generator with cascaded dynamic frequency counting (DFC) loop...
AbstractIn order to obtain clocks needed for high speed, high-density designs, dedicated FPGA clock ...
Abstract—This work presents a clock generator with cascaded dynamic frequency counting (DFC) loops f...
University of Minnesota Ph.D. dissertation. December 2014. Major: Electrical/Computer Engineering. A...
textA digital logic circuit tends to become slower if the voltage (VDD) level drops below the normal...
International audienceIn classical synchronous designs, supply voltage droops can be handled by acco...
This paper presents a continuous voltage and frequency scaling approach achieving lower transition (...