We explore the 6T and 8T SRAM design spaces through read static noise margin (RSNM), word-line write margin, and leakage for future 10-nm FinFETs. Process variations are based on the ITRS and modeled at device (TCAD) level. We propose a method to incorporate them into a BSIM-CMG model card for time-efficient simulation. We analyze cells with different fin numbers, supply voltages, and temperatures. Results show a 1.8× improvement of RSNM for 8T SRAM cells, the need for stronger pull-downs to secure read stability in 6Ts, and high leakage sensitivity to temperature (10× between 40°C and 100°C). As a specific example, we show how the RSNM of a 6T SRAM cell can be improved by using back-gate biasing techniques for independent-gate FinFETs. We ...
Abstract: High Read and Write Noise Margin is one of the important challenges of SRAM design. This p...
3D mixed-mode device-circuit simulation is presented to investigate the impact of line edge roughnes...
Abstract—Semiconductor manufacturing process scaling increases leakage and transistor variations, bo...
Thesis (Ph.D.), School of Electrical Engineering and Computer Science, Washington State UniversityNi...
The development of the nanotechnology leadsto the shrinking of the size of the transistors to nanome...
This paper investigates the leakage current, static noise margin (SNM), delay and energy consumption...
Two new six-FinFET memory circuits with asymmetrically gate underlapped bitline access transistors a...
Due to the scaling of the CMOS, the limitations of these devices raised the need for alternative nan...
Abstract—This paper analyzes the impacts of intrinsic process variations and negative bias temperatu...
We propose a FinFET based 7T and 8T Static Random Access Memory (SRAM) cells. FinFETs also promise t...
3-D mixed-mode device-circuit simulation is presented to investigate stochastic mismatch of FinFETs ...
FinFET is a non planar modeling device for small size transistors (less than 45nm) will replace trad...
Variability is a critical concern for the stability and yield of SRAM with minimized size. We prese...
Abstract—Process-induced variations and sub-threshold leakage in bulk-Si technology limit the scalin...
In this paper, we pr esent the dynamic 3T memory cell for future 10nm tri-gate FinFETs as a potentia...
Abstract: High Read and Write Noise Margin is one of the important challenges of SRAM design. This p...
3D mixed-mode device-circuit simulation is presented to investigate the impact of line edge roughnes...
Abstract—Semiconductor manufacturing process scaling increases leakage and transistor variations, bo...
Thesis (Ph.D.), School of Electrical Engineering and Computer Science, Washington State UniversityNi...
The development of the nanotechnology leadsto the shrinking of the size of the transistors to nanome...
This paper investigates the leakage current, static noise margin (SNM), delay and energy consumption...
Two new six-FinFET memory circuits with asymmetrically gate underlapped bitline access transistors a...
Due to the scaling of the CMOS, the limitations of these devices raised the need for alternative nan...
Abstract—This paper analyzes the impacts of intrinsic process variations and negative bias temperatu...
We propose a FinFET based 7T and 8T Static Random Access Memory (SRAM) cells. FinFETs also promise t...
3-D mixed-mode device-circuit simulation is presented to investigate stochastic mismatch of FinFETs ...
FinFET is a non planar modeling device for small size transistors (less than 45nm) will replace trad...
Variability is a critical concern for the stability and yield of SRAM with minimized size. We prese...
Abstract—Process-induced variations and sub-threshold leakage in bulk-Si technology limit the scalin...
In this paper, we pr esent the dynamic 3T memory cell for future 10nm tri-gate FinFETs as a potentia...
Abstract: High Read and Write Noise Margin is one of the important challenges of SRAM design. This p...
3D mixed-mode device-circuit simulation is presented to investigate the impact of line edge roughnes...
Abstract—Semiconductor manufacturing process scaling increases leakage and transistor variations, bo...