In this paper, we pr esent the dynamic 3T memory cell for future 10nm tri-gate FinFETs as a potential replacement for classical 6T SRAM cell for implementation in high speed cache memories. We investigate read access time, retention time, and static power consumption of the cell when it is exposed to the effects of process and environmental variations. Process variations are extracted from the ITRS predictions and they are modeled at device level. For simulation, we use 10nm SOI tri-gate FinFET BSIM-CMG model card developed by the University of Glasgow, Device Modeling Group. When compared to the classical 6T SRAM, 3T cell has 40% smaller area, leakage is reduced up to 14 times while access time is approximately the same. In order to achiev...
In the world of Integrated Circuits, Complementary Metal– Oxide–Semiconductor (CMOS) has lost its cr...
Memory circuits are playing a key role in complex multicore systems with both data and instructions ...
This paper investigates the leakage current, static noise margin (SNM), delay and energy consumption...
We explore the 6T and 8T SRAM design spaces through read static noise margin (RSNM), word-line write...
On-chip memories consume a significant portion of the overall die space and power in modern micropro...
The development of the nanotechnology leadsto the shrinking of the size of the transistors to nanome...
Due to the scaling of the CMOS, the limitations of these devices raised the need for alternative nan...
FinFET is a non planar modeling device for small size transistors (less than 45nm) will replace trad...
Cache memories on the processor are the crucial blocks in VLSI system design. Careful inspection of ...
The semiconductor industry has been able to grow faster and denser devices due to complementary meta...
The 21st century is witnessing a tremendous demand for transistors. Life amenities have incorporated...
The Internet of Things (IoT) is becoming increasingly popular in areas like wearable communication d...
Abstract An innovative technology named FinFET (Fin Field Effect Transistor) has been developed to ...
The major problem in the future technology scaling is the variations in process parameters that are ...
Thesis (Ph.D.), School of Electrical Engineering and Computer Science, Washington State UniversityNi...
In the world of Integrated Circuits, Complementary Metal– Oxide–Semiconductor (CMOS) has lost its cr...
Memory circuits are playing a key role in complex multicore systems with both data and instructions ...
This paper investigates the leakage current, static noise margin (SNM), delay and energy consumption...
We explore the 6T and 8T SRAM design spaces through read static noise margin (RSNM), word-line write...
On-chip memories consume a significant portion of the overall die space and power in modern micropro...
The development of the nanotechnology leadsto the shrinking of the size of the transistors to nanome...
Due to the scaling of the CMOS, the limitations of these devices raised the need for alternative nan...
FinFET is a non planar modeling device for small size transistors (less than 45nm) will replace trad...
Cache memories on the processor are the crucial blocks in VLSI system design. Careful inspection of ...
The semiconductor industry has been able to grow faster and denser devices due to complementary meta...
The 21st century is witnessing a tremendous demand for transistors. Life amenities have incorporated...
The Internet of Things (IoT) is becoming increasingly popular in areas like wearable communication d...
Abstract An innovative technology named FinFET (Fin Field Effect Transistor) has been developed to ...
The major problem in the future technology scaling is the variations in process parameters that are ...
Thesis (Ph.D.), School of Electrical Engineering and Computer Science, Washington State UniversityNi...
In the world of Integrated Circuits, Complementary Metal– Oxide–Semiconductor (CMOS) has lost its cr...
Memory circuits are playing a key role in complex multicore systems with both data and instructions ...
This paper investigates the leakage current, static noise margin (SNM), delay and energy consumption...